

# HT32F59741 Datasheet

Enhanced 24-bit A/D Arm<sup>®</sup> Cortex<sup>®</sup>-M0+ 32-Bit LCD Flash MCU 64 KB Flash and 8 KB SRAM with 1 MSPS 12-Bit ADC, 24-Bit Delta Sigma ADC, DIV, USART, UART, SPI, I<sup>2</sup>C, GPTM, PWM, BFTM, SCI, CRC, RTC, WDT, LCD and USB2.0 FS

Revision: V1.10 Date: April 12, 2022

www.holtek.com



# **Table of Contents**

| 1 | General Description                                             | 7    |
|---|-----------------------------------------------------------------|------|
| 2 | Features                                                        | 8    |
|   | Core                                                            | 8    |
|   | On-chip Memory                                                  | 8    |
|   | Flash Memory Controller – FMC                                   | 8    |
|   | Reset Control Unit – RSTCU                                      | 9    |
|   | Clock Control Unit – CKCU                                       | 9    |
|   | Power Management Control Unit – PWRCU                           | 9    |
|   | External Interrupt/Event Controller – EXTI                      | 10   |
|   | 12-Bit Analog to Digital Converter – ADC                        | 10   |
|   | 24-Bit Delta Sigma A/D Converter                                | 10   |
|   | I/O Ports – GPIO                                                | 10   |
|   | General Purpose Timer – GPTM                                    | 11   |
|   | Pulse Width Modulator – PWM                                     | 11   |
|   | Basic Function Timer – BFTM                                     | 12   |
|   | Watchdog Timer – WDT                                            | 12   |
|   | Real Time Clock – RTC                                           | 12   |
|   | Inter-integrated Circuit – I <sup>2</sup> C                     | 13   |
|   | Serial Peripheral Interface – SPI                               | 13   |
|   | Universal Synchronous Asynchronous Receiver Transmitter – USART | 13   |
|   | Universal Asynchronous Receiver Transmitter – UART              | 14   |
|   | Smart Card Interface – SCI                                      | 14   |
|   | Cyclic Redundancy Check – CRC                                   | 15   |
|   | Hardware Divider – DIV                                          | 15   |
|   | Liquid Crystal Display Controller – LCD                         | 15   |
|   | Universal Serial Bus Device Controller – USB                    | 16   |
|   | Debug Support                                                   | 16   |
|   | Package and Operation Temperature                               | 16   |
| 3 | Overview                                                        | 17   |
|   | Device Information                                              | .17  |
|   | Block Diagram                                                   | . 18 |
|   | Memory Map                                                      | 19   |
|   | Clock Structure                                                 | 22   |
| Λ | 24 Bit A/D Convertor                                            | 22   |
| 4 |                                                                 | 23   |
|   | 24-DILAID CONVERENT REGISTERS.                                  | 24   |



|   | Register Initial Values                                       | 24       |
|---|---------------------------------------------------------------|----------|
|   | Internal Power Supply                                         | . 25     |
|   | Reference Voltages                                            | . 25     |
|   | Power and Reference Control                                   | . 26     |
|   | Power Control Registers                                       | 27       |
|   | Oscillator                                                    | . 27     |
|   | Oscillator Control Register                                   | 27       |
|   | Input Signal Gain Control Amplifier – PGA                     | . 28     |
|   | PGA Registers                                                 | 28       |
|   | PGA Input Channel Selection                                   | 29       |
|   | Analog to Digital Converter Operation                         | . 30     |
|   | A/D Data Rate Definition                                      | 32<br>32 |
|   | A/D Operating Modes                                           | 33       |
|   | A/D Conversion Process                                        | 34       |
|   | Summary of A/D conversion steps                               | 34       |
|   | A/D Transfer Function                                         | 35       |
|   | A/D Converted Data                                            | 36       |
|   | Converting the Digital Value to a Voltage                     | 37       |
|   | Effective Number of Pite ENOR                                 | 37       |
|   | Programming Considerations                                    | 37       |
|   | External Interface Communication                              | 37       |
|   | I <sup>2</sup> C Interface Operation                          | 38       |
|   | I <sup>2</sup> C Address and Register Write/Read              | 38       |
|   | I <sup>2</sup> C Timeout Function                             | 40       |
| 5 | Pin Assignment                                                | . 41     |
| 6 | Electrical Characteristics                                    | . 49     |
|   | Absolute Maximum Ratings                                      | . 49     |
|   | Recommended DC Operating Conditions                           | . 49     |
|   | On-Chip LDO Voltage Regulator Characteristics                 | . 49     |
|   | On-Chip Ultra-low Power LDO Voltage Regulator Characteristics | . 50     |
|   | Power Consumption                                             | . 50     |
|   | Reset and Supply Monitor Characteristics                      | . 52     |
|   | External Clock Characteristics                                | . 53     |
|   | Internal Clock Characteristics                                | . 54     |
|   | System PLL Characteristics                                    | . 54     |
|   | USB PLL Characteristics                                       | . 55     |
|   | Memory Characteristics                                        | . 55     |
|   | I/O Port Characteristics                                      | . 55     |
|   |                                                               |          |



|   | 12-Bit ADC Characteristics                   | 56   |
|---|----------------------------------------------|------|
|   | 24-Bit ADC Characteristics                   | . 58 |
|   | Effective Number of Bits (ENOB)              | . 59 |
|   | Internal Reference Voltage Characteristics   | . 60 |
|   | V <sub>DDA</sub> Monitor Characteristics     | 61   |
|   | GPTM/PWM Characteristics                     | 61   |
|   | I <sup>2</sup> C Characteristics             | 61   |
|   | SPI Characteristics                          | . 62 |
|   | LCD Characteristics                          | .64  |
|   | USB Characteristics                          | 65   |
| 7 | Package Information                          | 66   |
| 1 |                                              | 00   |
|   | 64-pin LQFP (7mm × 7mm) Outline Dimensions   | . 67 |
|   | 80-pin LQFP (10mm × 10mm) Outline Dimensions | .68  |



# **List of Tables**



# List of Figures

| Figure 1. Block Diagram                                                                              | 18 |
|------------------------------------------------------------------------------------------------------|----|
| Figure 2. Memory Map                                                                                 | 19 |
| Figure 3. Clock Structure                                                                            | 22 |
| Figure 4. 24-bit A/D Converter Block Diagram                                                         | 23 |
| Figure 5. 64-pin LQFP Pin Assignment                                                                 | 41 |
| Figure 6. 80-pin LQFP Pin Assignment                                                                 | 42 |
| Figure 7. ADC Sampling Network Model                                                                 | 57 |
| Figure 8. I <sup>2</sup> C Timing Diagram                                                            | 62 |
| Figure 9. SPI Timing Diagram – SPI Master Mode                                                       | 63 |
| Figure 10. SPI Timing Diagram – SPI Slave Mode with CPHA = 1                                         | 63 |
| Figure 11. USB Signal Rise Time and Fall Time and Cross-Point Voltage (V <sub>CRS</sub> ) Definition | 65 |



# **1** General Description

The Holtek HT32F59741 device is a high performance, low power consumption 32-bit microcontroller based around an Arm<sup>®</sup> Cortex<sup>®</sup>-M0+ processor core. The Cortex<sup>®</sup>-M0+ is a next-generation processor core which is tightly coupled with Nested Vectored Interrupt Controller (NVIC), SysTick timer, and including advanced debug support.

The device operates at a frequency of up to 60 MHz with a Flash accelerator to obtain maximum efficiency. It provides up to 64 KB of embedded Flash memory for code/data storage and up to 8 KB of embedded SRAM memory for system operation and application program usage. A variety of peripherals, such as USB2.0 FS, Hardware Divider DIV, SPI, USART, UART, SCI, I<sup>2</sup>C, GPTM, PWM, BFTM, CRC-16/32, RTC, WDT, ADC, LCD and SW-DP (Serial Wire Debug Port), etc., are also implemented in the device. Several power saving modes provide the flexibility for maximum optimization between wakeup latency and power consumption, an especially important consideration in low power applications.

A 24-bit Delta Sigma A/D converter which includes a programmable gain amplifier is also provided in the device for applications that interface differentially to analog signals.

The above features ensure that the device is suitable for use in a wide range of applications, especially in areas such as white goods application controllers, power monitors, alarm systems, consumer products, handheld equipment, data logging applications, motor controllers and so on.

# arm Cortex



# **2** Features

## Core

- 32-bit Arm<sup>®</sup> Cortex<sup>®</sup>-M0+ processor core
- Up to 60 MHz operating frequency
- Single-cycle multiplication
- Integrated Nested Vectored Interrupt Controller (NVIC)
- 24-bit SysTick timer

The Cortex<sup>®</sup>-M0+ processor is a very low gate count, highly energy efficient processor that is intended for microcontroller and deeply embedded applications that require an area optimized, low-power processor. The processor is based on the ARMv6-M architecture and supports Thumb<sup>®</sup> instruction sets, single-cycle I/O ports, hardware multiplier and low latency interrupt respond time.

## **On-chip Memory**

- 64 KB on-chip Flash memory for instruction/data and options storage
- 8 KB on-chip SRAM
- Supports multiple boot modes

The Arm<sup>®</sup> Cortex<sup>®</sup>-M0+ processor accesses and debug accesses share the single external interface to external AHB peripherals. The processor accesses take priority over debug accesses. The maximum address range of the Cortex<sup>®</sup>-M0+ is 4 GB since it has a 32-bit bus address width. Additionally, a pre-defined memory map is provided by the Cortex<sup>®</sup>-M0+ processor to reduce the software complexity of repeated implementation by different device vendors. However, some regions are used by the Arm<sup>®</sup> Cortex<sup>®</sup>-M0+ system peripherals. Refer to the Arm<sup>®</sup> Cortex<sup>®</sup>-M0+ Technical Reference Manual for more information. Figure 2 in the Overview chapter shows the 32-bit memory map of the device, including code, SRAM, peripheral and other pre-defined regions.

## Flash Memory Controller – FMC

- 32-bit word programming with In System Programming Interface (ISP) and In Application Programming (IAP)
- Flash protection capability to prevent illegal access

The Flash Memory Controller, FMC, provides all the necessary functions and pre-fetch buffer for the embedded on-chip Flash Memory. Since the access speed of the Flash Memory is slower than the CPU, a wide access interface with a pre-fetch buffer is provided for the Flash Memory in order to reduce the CPU waiting time which will cause CPU instruction execution delays. Flash Memory word program/page erase functions are also provided.



## **Reset Control Unit – RSTCU**

- Supply supervisor
  - Power on Reset / Power down Reset POR / PDR
  - Brown-out Detector BOD
  - Programmable Low Voltage Detector LVD

The Reset Control Unit, RSTCU, has three kinds of reset, a power on reset, a system reset and an APB unit reset. The power on reset, known as a cold reset, resets the full system during power up. A system reset resets the processor core and peripheral IP components with the exception of the SW-DP controller. The resets can be triggered by external signals, internal events and the reset generators.

## **Clock Control Unit – CKCU**

- External 4 to 16 MHz crystal oscillator
- External 32.768 kHz crystal oscillator
- Internal 8 MHz RC oscillator trimmed to ±2 % accuracy at 3.3 V operating voltage and 25 °C operating temperature
- Internal 32 kHz RC oscillator
- Integrated clock PLL and USB PLL
- Independent clock divider and gating bits for peripheral clock sources

The Clock Control Unit, CKCU, provides a range of oscillators and clock functions. These include a High Speed Internal RC oscillator (HSI), a High Speed External crystal oscillator (HSE), a Low Speed Internal RC oscillator (LSI), a Low Speed External crystal oscillator (LSE), a Phase Lock Loop (PLL), an HSE clock monitor, clock pre-scalers, clock multiplexers, APB clock divider and gating circuitry. The clocks of the AHB, APB and Cortex<sup>®</sup>-M0+ are derived from the system clock (CK\_SYS) which can source from the HSI, HSE, LSI, LSE or system PLL. The Watchdog Timer and Real Time Clock (RTC) use either the LSI or LSE as their clock source.

## **Power Management Control Unit – PWRCU**

- V<sub>DD</sub> power supply: 1.65 V to 3.6 V
- Integrated 1.5 V LDO regulator for CPU core, peripherals and memories power supply
- V<sub>DD</sub> power supply for RTC
- V<sub>DD</sub> and V<sub>CORE</sub> power domains
- Four power saving modes: Sleep, Deep-Sleep1, Deep-Sleep2 and Power-Down modes

Power consumption can be regarded as one of the most important issues for many embedded system applications. Accordingly the Power Control Unit, PWRCU, in these devices provides many types of power saving modes such as Sleep, Deep-Sleep1, Deep-Sleep2 and Power-Down modes. These operating modes reduce the power consumption and allow the application to achieve the best trade-off between the conflicting demands of CPU operating time, speed and power consumption.



## External Interrupt/Event Controller – EXTI

- Up to 16 EXTI lines with configurable trigger sources and types
- All GPIO pins can be selected as EXTI trigger source
- Source trigger type includes high level, low level, negative edge, positive edge or both edges
- Individual interrupt enable, wakeup enable and status bits for each EXTI line
- Software interrupt trigger mode for each EXTI line
- Integrated deglitch filter for short pulse blocking

The External Interrupt/Event Controller, EXTI, comprises 16 edge detectors which can generate a wake-up event or interrupt requests independently. Each EXTI line can also be masked independently.

## 12-Bit Analog to Digital Converter – ADC

- 12-bit SAR ADC engine
- Up to 1 Msps conversion rate
- Up to 10 external analog input channels

A 12-bit multi-channel Analog to Digital Converter is integrated in the device. There are multiplexed channels, which include up to 10 external analog signal channels and 4 internal channels which can be measured. If the input voltage is required to remain within a specific threshold window, an Analog Watchdog function will monitor and detect these signals. An interrupt will then be generated to inform that the input voltage is higher or lower than the set thresholds. There are three conversion modes to convert an analog signal to digital data. The A/D Conversion can be operated in one shot, continuous and discontinuous conversion modes.

The internal voltage reference  $(V_{REF})$  which can provide a stable reference voltage for the A/D Converter and Comparators is internally connected to the ADC\_IN15 input channel. The precise voltage of the  $V_{REF}$  is individually measured for each part by Holtek during production test.

## 24-Bit Delta Sigma A/D Converter

- Internal Programmable Gain Amplifier
- Internal I<sup>2</sup>C interface for external communications
- $\blacksquare 5 \text{ Hz} \sim 1.6 \text{ kHz ADC} \text{ output data rate}$
- Internal temperature sensor for compensation

## I/O Ports – GPIO

- Up to 53 GPIOs
- Port A, B, C, D are mapped as 16 external interrupts EXTI
- Almost all I/O pins have configurable output driving current

There are up to 53 General Purpose I/O pins, GPIO, for the implementation of logic input/output functions. Each of the GPIO ports has a series of related control and configuration registers to maximize flexibility and to meet the requirements of a wide range of applications.



The GPIO ports are pin-shared with other alternative functions to obtain maximum functional flexibility on the package pins. The GPIO pins can be used as alternative functional pins by configuring the corresponding registers regardless of the input or output pins. The external interrupts on the GPIO pins of the device have related control and configuration registers in the External Interrupt Control Unit, EXTI.

## **General Purpose Timer – GPTM**

- 16-bit up/down auto-reload counter
- Up to 4 independent channels for each timer
- 16-bit programmable prescaler that allows division of the counter clock frequency by any factor between 1 and 65536
- Input Capture function
- Compare Match Output
- PWM waveform generation with Edge-aligned and Center-aligned Counting Modes
- Single Pulse Mode Output
- Encoder interface controller with two inputs using quadrature decoder

The General Purpose Timer Module, GPTM, consists of one 16-bit up/down-counter, four 16-bit Capture/Compare Registers (CCRs), one 16-bit Counter Reload Register (CRR) and several control/ status registers. They can be used for a variety of purposes including general time measurement, input signal pulse width measurement, output waveform generation such as single pulse generation or PWM output generation. The GPTM supports an Encoder Interface using a decoder with two inputs.

## Pulse Width Modulator – PWM

- 16-bit up / down auto-reload counter
- Up to 4 independent channels for each timer
- 16-bit programmable prescaler that allows division of the counter clock frequency by any factor between 1 and 65536
- Compare Match Output
- PWM waveform generation with Edge-aligned and Center-aligned Counting Modes
- Single Pulse Mode Output

The Pulse Width Modulator consists of one 16-bit up/down-counter, four 16-bit Compare Registers (CRs), one 16-bit Counter Reload Register (CRR) and several control / status registers. It can be used for a variety of purposes including general timer and output waveform generation such as single pulse generation or PWM output.



## **Basic Function Timer – BFTM**

- 32-bit compare match up-counter no I/O control features
- One shot mode stops counting when compare match occurs
- Repetitive mode restarts counter when compare match occurs

The Basic Function Timer Module, BFTM, is a simple 32-bit up-counting counter designed to measure time intervals, generate one shots or generate repetitive interrupts. The BFTM can operate in two functional modes which are repetitive and one shot modes. In the repetitive mode, the counter will be restarted at each compare match event. The BFTM also supports a one shot mode which will force the counter to stop counting when a compare match event occurs.

## Watchdog Timer – WDT

- 12-bit down-counter with 3-bit prescaler
- Provide reset to the system
- Programmable watchdog timer window function
- Register write protection function

The Watchdog Timer is a hardware timing circuit that can be used to detect a system lock-up due to software trapped in a deadlock. It includes a 12-bit down-counter, a prescaler, a WDT delta value register, WDT operation control circuitry and a WDT protection mechanism. If the software does not reload the counter value before a Watchdog Timer underflow occurs, a reset will be generated when the counter underflows. In addition, a reset is also generated if the software reloads the counter before it reaches a delta value. It means that the counter reload must occur when the Watchdog timer value has a value within a limited window using a specific method. The Watchdog Timer counter can be stopped when the processor is in the debug mode. The register write protection function can be enabled to prevent an unexpected change in the Watchdog timer configuration.

## **Real Time Clock – RTC**

- 24-bit up-counter with a programmable prescaler
- Alarm function
- Interrupt and Wake-up event

The Real Time Clock, RTC, circuitry includes the APB interface, a 24-bit up-counter, a control register, a prescaler, a compare register and a status register. Most of the RTC circuits are located in the  $V_{DD}$  power domain except for the APB interface. The APB interface is located in the  $V_{CORE}$  power domain. Therefore, it is necessary to be isolated from the ISO signal that comes from the power control unit when the  $V_{CORE}$  power domain is powered off, i.e., when the devices enter the Power-Down mode. The RTC counter is used as a wakeup timer to generate a system resume or interrupt signal from the MCU power saving mode.



## Inter-integrated Circuit – I<sup>2</sup>C

- Supports both master and slave modes with a frequency of up to 1 MHz
- Provides an arbitration function and clock synchronization
- Supports 7-bit and 10-bit addressing modes and general call addressing
- Supports slave multi-addressing mode using address mask function

The I<sup>2</sup>C is an internal circuit allowing communication with an external I<sup>2</sup>C interface which is an industry standard two line serial interface used for connection to external hardware. These two serial lines are known as a serial data line, SDA, and a serial clock line, SCL. The I<sup>2</sup>C module provides three data transfer rates: 100 kHz in the Standard mode, 400 kHz in the Fast mode and 1 MHz in the Fast plus mode. The SCL period generation register is used to setup different kinds of duty cycle implementations for the SCL pulse.

The SDA line which is connected directly to the  $I^2C$  bus is a bidirectional data line between the master and slave devices and is used for data transmission and reception. The  $I^2C$  also has an arbitration detection and clock synchronization function to prevent the situations where more than one master attempts to transmit data to the  $I^2C$  bus at the same time.

## Serial Peripheral Interface – SPI

- Supports both master and slave modes
- Frequency of up to  $(f_{PCLK}/2)$  MHz for the master mode and  $(f_{PCLK}/3)$  MHz for the slave mode
- FIFO Depth: 8 levels
- Multi-master and multi-slave operation

The Serial Peripheral Interface, SPI, provides an SPI protocol data transmit and receive function in both master and slave modes. The SPI interface uses 4 pins, among which are serial data input and output lines MISO and MOSI, the clock line, SCK, and the slave select line, SEL. One SPI device acts as a master who controls the data flow using the SEL and SCK signals to indicate the start of the data communication and the data sampling rate. To receive a data byte, the streamed data bits are latched on a specific clock edge and stored in the data register or in the RX FIFO. Data transmission is carried out in a similar way but with the reverse sequence. The mode fault detection provides a capability for multi-master applications.

## **Universal Synchronous Asynchronous Receiver Transmitter – USART**

- Supports both asynchronous and clocked synchronous serial communication modes
- Programming baud rate clock frequency up to (f<sub>PCLK</sub>/16) MHz for Asynchronous mode and (f<sub>PCLK</sub>/8) MHz for synchronous mode
- Full duplex communication
- Fully programmable serial communication characteristics including
  - Word length: 7, 8 or 9-bit character
  - Parity: Even, odd, or no-parity bit generation and detection
  - Stop bit: 1 or 2 stop bits generation
  - Bit order: LSB-first or MSB-first transfer
- Error detection: Parity, overrun and frame error



- Auto hardware flow control mode RTS, CTS
- IrDA SIR encoder and decoder
- RS485 mode with output enable control
- FIFO Depth: 8-level for both receiver and transmitter

The Universal Synchronous Asynchronous Receiver Transceiver, USART, provides a flexible full duplex data exchange using synchronous or asynchronous data transfer. The USART is used to translate data between parallel and serial interfaces, and is commonly used for RS232 standard communication. The USART peripheral function supports four types of interrupt including Line Status Interrupt, Transmitter FIFO Empty Interrupt, Receiver Threshold Level Reaching Interrupt and Time Out Interrupt. The USART module includes a transmitter FIFO, (TX\_FIFO) and receiver FIFO (RX\_FIFO). The software can detect a USART error status by reading the USART Status & Interrupt Flag Register, USRSIFR. The status includes the type and the condition of transfer operations as well as several error conditions resulting from Parity, Overrun, Framing and Break events.

## **Universal Asynchronous Receiver Transmitter – UART**

- Asynchronous serial communication operating baud-rate clock frequency up to (f<sub>PCLK</sub>/16) MHz
- Full duplex communication
- Fully programmable serial communication characteristics including
  - Word length: 7, 8 or 9-bit character
  - Parity: Even, odd or no-parity bit generation and detection
  - Stop bit: 1 or 2 stop bits generation
  - Bit order: LSB-first or MSB-first transfer
- Error detection: Parity, overrun and frame error

The Universal Asynchronous Receiver Transceiver, UART, provides a flexible full duplex data exchange using asynchronous transfer. The UART is used to translate data between parallel and serial interfaces, and is commonly used for RS232 standard communication. The UART peripheral function supports Line Status Interrupt. The software can detect a UART error status by reading the UART Status & Interrupt Flag Register, URSIFR. The status includes the type and the condition of transfer operations as well as several error conditions resulting from Parity, Overrun, Framing and Break events.

## **Smart Card Interface – SCI**

- Supports ISO 7816-3 standard
- Character Transfer mode
- Single transmit buffer and single receive buffer
- 11-bit ETU (Elementary Time Unit) counter
- 9-bit guard time counter
- 24-bit general purpose waiting time counter
- Parity generation and check functions
- Automatic character retry on parity error detection in transmission and reception modes

The Smart Card Interface, SCI, is compatible with the ISO 7816-3 standard. This interface includes functions for Card Insertion/Removal detection, SCI data transfer control logic and data buffers,



internal Timer Counters and corresponding control logic circuits to perform the required Smart Card operations. The Smart Card interface acts as a Smart Card Reader to facilitate communication with the external Smart Card. The overall functions of the Smart Card interface are controlled by a series of registers including control and status registers together with several corresponding interrupts which are generated to get the attention of the microcontroller for SCI transfer status.

# Cyclic Redundancy Check – CRC

- Supports CRC16 polynomial: 0x8005, X<sup>16</sup> + X<sup>15</sup> + X<sup>2</sup> + 1
- Supports CCITT CRC16 polynomial: 0x1021,  $X^{16} + X^{12} + X^5 + 1$
- Supports IEEE-802.3 CRC32 polynomial: 0x04C11DB7, X<sup>32</sup> + X<sup>26</sup> + X<sup>23</sup> + X<sup>22</sup> + X<sup>16</sup> + X<sup>12</sup> + X<sup>11</sup> + X<sup>10</sup> + X<sup>8</sup> + X<sup>7</sup> + X<sup>5</sup> + X<sup>4</sup> + X<sup>2</sup> + X + 1
- Supports 1's complement, byte reverse & bit reverse operation on data and checksum
- Supports byte, half-word & word data size
- Programmable CRC initial seed value
- CRC computation executed in 1 AHB clock cycle for 8-bit data and 4 AHB clock cycles for 32-bit data

The CRC calculation unit is an error detection technique test algorithm and is used to verify data transmission or storage data correctness. A CRC calculation takes a data stream or a block of data as its input and generates a 16-bit or 32-bit output remainder. Ordinarily, a data stream is suffixed by a CRC code and used as a checksum when being sent or stored. Therefore, the received or restored data stream is calculated by the same generator polynomial as described above. If the new CRC code result does not match the one calculated earlier, that means the data stream contains a data error.

## Hardware Divider – DIV

- Signed/unsigned 32-bit divider
- Calculate in 8 clock cycles, load in 1 clock cycle
- Division by zero error Flag

The divider is the truncated division and needs a software triggered start signal by using the control register "START" bit. After 8 clock cycles, the divider calculate complete flag will be set to 1, and if the divisor register data is zero, the division by zero error flag will be set to 1.

## Liquid Crystal Display Controller – LCD

- LCD Driver function with Static, 1/2, 1/3, 1/4, 1/6 and 1/8 duty
- LCD Driver function with Static, 1/2, 1/3 or 1/4 bias
- Supports R type bias type
- Clock source can be selected from the LSI (32 kHz), LSE (32.768 kHz) or a clock ratio of either the HSI or HSE



- Contains three embedded LCD bias reference resistor ladders
- Double buffered memory
- Software selectable charge pump voltage
- Programmable dead time between frames up to 7/2 phase periods for type A waveforms and 7 phase periods for type B waveforms
- Software selectable waveform type: type A or type B waveform
- LCD frame interrupt
- Blink capability: Up to 1, 2, 3, 4, 8 or all pixels which can be programmed to blink

The LCD controller is a digital controller/driver for monochrome passive liquid crystal displays. It includes up to 8 common terminals and 29 segment terminals to drive 116 (4 commons  $\times$  29 segments) or 200 (8 commons  $\times$  25 segments) LCD picture elements (pixels). The exact number of terminals depends on the device package pin out. An integrated charge pump function can be enabled to provide the LCD glass with higher voltage than the system voltage.

## **Universal Serial Bus Device Controller – USB**

- Complies with USB 2.0 Full-Speed (12 Mbps) specification
- Fully integrated USB full-speed transceiver
- 1 control endpoint (EP0) for control transfer
- 3 single-buffered endpoints for bulk and interrupt transfer
- 4 double-buffered endpoints for bulk, interrupt and isochronous transfer
- 1,024 bytes EP\_SRAM used as the endpoint data buffers

The USB device controller is compliant with the USB 2.0 full-speed specification. There is one control endpoint known as Endpoint 0 and seven configurable endpoints. A 1024-byte SRAM is used as the endpoint buffers. Each endpoint buffer size is programmable using corresponding registers, thus providing maximum flexibility for various applications. The integrated USB full-speed transceiver helps to minimize overall system complexity and cost. The USB also contains suspend and resume features to meet low-power consumption requirement.

## **Debug Support**

- Serial Wire Debug Port SW-DP
- 4 comparators for hardware breakpoints or code / literal patches
- 2 comparators for hardware watch points

## Package and Operation Temperature

- 64 / 80-pin LQFP packages
- Operation temperature range: -40 °C to 85 °C

Ν



# **3** Overview

# **Device Information**

## Table 1. Features and Peripheral List

| Perip                   | HT32F59741       |                        |
|-------------------------|------------------|------------------------|
| Main Flash (KB)         | 63               |                        |
| Option Bytes Flash (KB) |                  | 1                      |
| SRAM (KB)               |                  | 8                      |
|                         | GPTM             | 1                      |
|                         | PWM              | 2                      |
| Timers                  | BFTM             | 2                      |
|                         | WDT              | 1                      |
|                         | RTC              | 1                      |
|                         | USB              | 1                      |
|                         | SPI              | 2                      |
| Communication           | USART            | 1                      |
| Communication           | UART             | 2                      |
|                         | I <sup>2</sup> C | 2                      |
|                         | SCI (ISO7816-3)  | 1                      |
| Hardware Divider        |                  | 1                      |
| LCD (COM × SEG)         |                  | 8 × 25, 6 × 27, 4 × 29 |
| CRC-16/32               |                  | 1                      |
| EXTI                    |                  | 16                     |
| 12-bit ADC              |                  | 1                      |
| Number of channels      |                  | 10 Channels            |
| 24-bit ADC              |                  | 1                      |
| Number of channels      |                  | 4 Channels             |
| GPIO                    | Up to 53         |                        |
| CPU frequency           | Up to 60 MHz     |                        |
| Operating voltage       | 1.65 V ~ 3.6 V   |                        |
| Operating temperature   |                  | -40 °C ~ 85 °C         |
| Package                 | 64 / 80-pin LQFP |                        |

Note: The functions listed here, except the 24-bit ADC, are compatible with the HT32F57341 device. Refer to the HT32F57341 user manual for detailed function description.



# Block Diagram





# Memory Map



Figure 2. Memory Map



| Start Address | End Address | Peripheral        | Bus  |
|---------------|-------------|-------------------|------|
| 0x4000_0000   | 0x4000_0FFF | USART             |      |
| 0x4000_1000   | 0x4000_1FFF | UART0             |      |
| 0x4000_2000   | 0x4000_3FFF | Reserved          |      |
| 0x4000_4000   | 0x4000_4FFF | SPI0              |      |
| 0x4000_5000   | 0x4000_FFFF | Reserved          |      |
| 0x4001_0000   | 0x4001_0FFF | ADC               |      |
| 0x4001_1000   | 0x4001_BFFF | Reserved          |      |
| 0x4001_A000   | 0x4001_AFFF | LCD               |      |
| 0x4001_B000   | 0x4002_1FFF | Reserved          |      |
| 0x4002_2000   | 0x4002_2FFF | AFIO              |      |
| 0x4002_3000   | 0x4002_3FFF | Reserved          |      |
| 0x4002_4000   | 0x4002_4FFF | EXTI              |      |
| 0x4002_5000   | 0x4003_0FFF | Reserved          |      |
| 0x4003_1000   | 0x4003_1FFF | PWM0              |      |
| 0x4003_2000   | 0x4004_0FFF | Reserved          |      |
| 0x4004_1000   | 0x4004_1FFF | UART1             |      |
| 0x4004_2000   | 0x4004_2FFF | Reserved          | 4.00 |
| 0x4004_3000   | 0x4004_3FFF | SCI               | APB  |
| 0x4004_4000   | 0x4004_4FFF | SPI1              |      |
| 0x4004_5000   | 0x4004_7FFF | Reserved          |      |
| 0x4004_8000   | 0x4004_8FFF | I <sup>2</sup> C0 |      |
| 0x4004_9000   | 0x4004_9FFF | l <sup>2</sup> C1 |      |
| 0x4004_A000   | 0x4006_7FFF | Reserved          |      |
| 0x4006_8000   | 0x4006_8FFF | WDT               |      |
| 0x4006_9000   | 0x4006_9FFF | Reserved          |      |
| 0x4006_A000   | 0x4006_AFFF | RTC & PWRCU       |      |
| 0x4006_B000   | 0x4006_DFFF | Reserved          |      |
| 0x4006_E000   | 0x4006_EFFF | GPTM              |      |
| 0x4006_F000   | 0x4007_0FFF | Reserved          |      |
| 0x4007_1000   | 0x4007_1FFF | PWM1              |      |
| 0x4007_2000   | 0x4007_5FFF | Reserved          |      |
| 0x4007_6000   | 0x4007_6FFF | BFTM0             |      |
| 0x4007_7000   | 0x4007_7FFF | BFTM1             |      |
| 0x4007_8000   | 0x4007_FFFF | Reserved          |      |

## Table 2 Register Man



| Start Address | End Address | Peripheral   | Bus |
|---------------|-------------|--------------|-----|
| 0x4008_0000   | 0x4008_1FFF | FMC          |     |
| 0x4008_2000   | 0x4008_7FFF | Reserved     |     |
| 0x4008_8000   | 0x4008_9FFF | CKCU & RSTCU |     |
| 0x4008_A000   | 0x4008_BFFF | CRC          |     |
| 0x4008_C000   | 0x400A_7FFF | Reserved     |     |
| 0x400A_8000   | 0x400A_9FFF | USB          |     |
| 0x400A_A000   | 0x400A_BFFF | USB EP_SRAM  |     |
| 0x400A_C000   | 0x400A_FFFF | Reserved     | AHB |
| 0x400B_0000   | 0x400B_1FFF | GPIOA        |     |
| 0x400B_2000   | 0x400B_3FFF | GPIOB        |     |
| 0x400B_4000   | 0x400B_5FFF | GPIOC        |     |
| 0x400B_6000   | 0x400B_7FFF | GPIOD        |     |
| 0x400B_8000   | 0x400C_9FFF | Reserved     | -   |
| 0x400C_A000   | 0x400C_BFFF | DIV          | ]   |
| 0x400C_C000   | 0x400F_FFFF | Reserved     | 1   |



# **Clock Structure**







# **4** 24-Bit A/D Converter

The device contains a high accuracy multi-channel 24-bit Delta Sigma type analog-to-digital converter which can directly interface to external analog signals, such as that from sensors or other control signals and convert these signals directly into a 24-bit digital value. In addition to the core analog to digital converter circuitry, the A/D converter module also includes an internal Programmable Gain Amplifier PGA. The PGA gain control, ADC gain control and ADC reference gain control determine the overall amplification gain for ADC input signal, giving users a flexible way of setting up an overall gain to achieve an optimum amplification of the input signal for their specific applications. The converter output is filtered via a SINC filter and the result stored as a 24-bit value in three data registers. An internal voltage regulator and reference sources are also included as well as a temperature sensor for A/D converter compensation due to temperature effects.



## Figure 4. 24-bit A/D Converter Block Diagram



# 24-Bit A/D Converter Registers

The A/D converter is setup and operated using a series of internal registers. Device commands and data are written to and read from the 24-bit A/D converter module using its internal  $I^2C$  bus. This list provides a summary of all internal registers about the module, their detailed operation is described under their relevant section in the functional description.

## **Register Initial Values**

The following table shows the internal value of the individual register after a power on reset.

| Register | Power On Reset Value |
|----------|----------------------|
| PWRC     | 0000 0000            |
| PGAC0    | -000 0000            |
| PGAC1    | -000 000-            |
| PGACS    | 00 0000              |
| ADRL     | xxxx xxxx            |
| ADRM     | XXXX XXXX            |
| ADRH     | XXXX XXXX            |
| ADCR0    | 0010 0000            |
| ADCR1    | 0000 000-            |
| ADCS     | 0 0000               |
| ADCTE    | 1110 0100            |
| DAH      | 0000 0000            |
| DAL      | 0000                 |
| DACC     | 0 0                  |
| SIMC0    | 0 00                 |
| SIMTOC   | 0000 0000            |
| HIRCC    | 001                  |

#### **Table Legend**

| ltem | Description     |
|------|-----------------|
| *    | Warm reset      |
| -    | Not implemented |
| u    | Unchanged       |
| Х    | Unknown         |

| Address | Register |       |      |       | В     | it     |        |        |       |
|---------|----------|-------|------|-------|-------|--------|--------|--------|-------|
| Address | Name     | 7     | 6    | 5     | 4     | 3      | 2      | 1      | 0     |
| 00H     | PWRC     | VCMEN | D6   | D5    | D4    | D3     | D2     | D1     | D0    |
| 01H     | PGAC0    | —     | VGS1 | VGS0  | AGS1  | AGS0   | PGS2   | PGS1   | PGS0  |
| 02H     | PGAC1    | —     | INIS | INX1  | INX0  | DCSET2 | DCSET1 | DCSET0 | _     |
| 03H     | PGACS    | —     | —    | CHSN2 | CHSN1 | CHSN0  | CHSP2  | CHSP1  | CHSP0 |
| 04H     | ADRL     | D7    | D6   | D5    | D4    | D3     | D2     | D1     | D0    |
| 05H     | ADRM     | D15   | D14  | D13   | D12   | D11    | D10    | D9     | D8    |
| 06H     | ADRH     | D23   | D22  | D21   | D20   | D20    | D19    | D18    | D17   |



| Address | Register                    |         |        |         | В       | it      |         |         |         |
|---------|-----------------------------|---------|--------|---------|---------|---------|---------|---------|---------|
| Address | Name                        | 7       | 6      | 5       | 4       | 3       | 2       | 1       | 0       |
| 07H     | ADCR0                       | ADRST   | ADSLP  | ADOFF   | ADOR3   | ADOR2   | ADOR1   | ADOR0   | VREFS   |
| 08H     | ADCR1                       | FLMS2   | FLMS1  | FLMS0   | VRBUFN  | VRBUFP  | ADCDL   | EOC     | —       |
| 09H     | ADCS                        |         | —      | —       | ADCK4   | ADCK3   | ADCK2   | ADCK1   | ADCK0   |
| 0AH     | ADCTE                       | D7      | D6     | D5      | D4      | D3      | D2      | D1      | D0      |
| 0BH     | DAH                         | D11     | D10    | D9      | D8      | D7      | D6      | D5      | D4      |
| 0CH     | DAL                         |         | —      | —       | —       | D3      | D2      | D1      | D0      |
| 0DH     | DACC                        | DACEN   | DACVRS | —       | _       | _       | _       | _       | —       |
| 0EH     | SIMC0                       | SIMS    | —      | —       |         | SIMDEB1 | SIMDEB0 |         | —       |
| 10H     | SIMTOC                      | SIMTOEN | SIMTOF | SIMTOS5 | SIMTOS4 | SIMTOS3 | SIMTOS2 | SIMTOS1 | SIMTOS0 |
| 11H     | HIRCC                       |         |        | _       |         |         | HIRCO   | HIRCF   | HIRCEN  |
| 12H     | Reserved, cannot be changed |         |        |         |         |         |         |         |         |

## **Internal Power Supply**

This A/D converter module contains the VCM for the regulated power supply. The VCM can be used as the reference voltage for ADC module. The VCM function is controlled by the VCMEN bit and can be powered off to reduce the power consumption.

# **Reference Voltages**

An internal voltage reference source, known as the VCM, is used as a converter reference. The VCM is sourced from a bandgap reference generator thus providing a temperature stable reference and has a output voltage level fixed at 1.25V. The VCM function is controlled by the VCMEN bit and can be switched off to reduce the power consumption.

The converter reference voltage range is supplied on two external reference pins, VREFP and VREFN. These offer a full reference voltage range of  $AV_{SS}$  to  $AV_{DD}$ . This externally supplied reference voltage can be attenuated by 0.5 or 0.25 using the VREFGN bits in the PGAC0 register.

An internal DAC is also provided as an additional reference voltage source. The DAC has two reference voltages which define the maximum value, supplied by either AVDD or VCM. The DAC 12-bit value is setup using two data registers, DAL and DAH and selected using the DACVRS bit in the DACC register. The overall enable bit for the DAC is the DACEN bit in the DACC register.





#### • DAH Register - 0BH

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D11 | D10 | D9  | D8  | D7  | D6  | D5  | D4  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Bit 7~0 **D11~D4**: DAC output control code

#### • DAL Register - 0CH

| Bit  | 7 | 6 | 5 | 4 | 3   | 2   | 1   | 0   |
|------|---|---|---|---|-----|-----|-----|-----|
| Name | — |   |   | — | D3  | D2  | D1  | D0  |
| R/W  | _ |   |   | _ | R/W | R/W | R/W | R/W |
| POR  |   | — | _ | — | 0   | 0   | 0   | 0   |

Bit 3~0 D3~D0: DAC output control code

Note: writing to this register only writes to a shadow buffer. Not until data is written to the DAH register will the actual data be written into the DAL register.

#### • DACC Register - 0DH

| Bit  | 7     | 6      | 5 | 4 | 3 | 2 | 1 | 0 |
|------|-------|--------|---|---|---|---|---|---|
| Name | DACEN | DACVRS | — | — | — | — | — | _ |
| R/W  | R/W   | R/W    | — | — | — |   | — | _ |
| POR  | 0     | 0      | — | — | — |   | — | _ |

| Bit 7   | DACEN: DAC enable or disable control bit   |
|---------|--------------------------------------------|
|         | 0: Disable                                 |
|         | 1: Enable                                  |
| Bit 6   | DACVRS: DAC reference voltage selection    |
|         | 0: DAC reference voltage sourced from AVDD |
|         | 1: DAC reference voltage sourced from VCM  |
| Bit 5~0 | Unimplemented, read as "0"                 |

## **Power and Reference Control**

The following table shows the overall control of the power and voltage sources.

| Regi  | sters | Output voltage |         |  |  |  |
|-------|-------|----------------|---------|--|--|--|
| ADOFF | VCMEN | Bandgap        | VCM     |  |  |  |
| 1     | 0     | Off            | Disable |  |  |  |
| 1     | 1     | On             | Enable  |  |  |  |
| 0     | 0     | On             | Disable |  |  |  |
| 0     | 1     | On             | Enable  |  |  |  |

Power Control Table



## **Power Control Registers**

#### • PWRC Register - 00H

| Bit   | 7              | 6         | 5           | 4           | 3   | 2   | 1   | 0   |
|-------|----------------|-----------|-------------|-------------|-----|-----|-----|-----|
| Name  | VCMEN          | D6        | D5          | D4          | D3  | D2  | D1  | D0  |
| R/W   | R/W            | R/W       | R/W         | R/W         | R/W | R/W | R/W | R/W |
| POR   | 0              | 0         | 0           | 0           | 0   | 0   | 0   | 0   |
| Bit 7 | VCME<br>0: Dis | N: VCM fu | nction enab | ole control |     |     |     |     |

1: Enable

If the VCM is disabled, there will be no power consumption and VCM output pin is floating.

Bit 6~0 D6~D0: Performance optimizing bits 010 1000B: when ADCR1[FLMS2~0] = 000B ( $f_{ADCK} = f_{MCLK}/30$ ) 011 1100B: when ADCR1[FLMS2~0] = 010B ( $f_{ADCK} = f_{MCLK}/12$ ) Others: reserved

## **Oscillator**

There is an fully internal oscillator which provides 4.9152MHz clock frequency in the A/D converter module.

## **Oscillator Control Register**

There is a control register for the internal oscillator. Note that a full 16 clock cycle time is required for the oscillator to stabilise.

| Bit  | 7 | 6 | 5 | 4 | 3 | 2     | 1     | 0      |
|------|---|---|---|---|---|-------|-------|--------|
| Name |   | — |   | — |   | HIRCO | HIRCF | HIRCEN |
| R/W  |   |   |   |   |   | R/W   | R     | R/W    |
| POR  | — |   |   |   |   | 0     | 0     | 1      |

#### • HIRCC Register - 11H

| Bit 7~3 | Unimplemented, read as "0"                                                                                                          |
|---------|-------------------------------------------------------------------------------------------------------------------------------------|
| Bit 2   | HIRCO: HIRC clock output<br>This bit must be reserved at "0"                                                                        |
| Bit 1   | HIRCF: HIRC oscillator stable flag<br>0: Unstable<br>1: Stable<br>The HIRC stable time will spend 16 clocks when HIRCEN is enabled. |
| Bit 0   | HIRCEN: HIRC oscillator enable control<br>0: Disable<br>1: Enable                                                                   |



# Input Signal Gain Control Amplifier – PGA

An internal programmable gain amplifier is provided to amplify the differential input signal before being converted. All input signals to the analog to digital converter must pass through the PGA. This pre-processing of the input signal enables an optimal signal range to be setup to obtain a converted value with optimal resolution.

## **PGA Registers**

The PGA is controlled using a series of registers to setup the gain value and also to select the input source.

#### PGAC0 Register - 01H

| Bit     | 7                                                                      | 6          | 5           | 4              | 3           | 2                  | 1             | 0           |  |  |
|---------|------------------------------------------------------------------------|------------|-------------|----------------|-------------|--------------------|---------------|-------------|--|--|
| Name    | —                                                                      | VGS1       | VGS0        | AGS1           | AGS0        | PGS2               | PGS1          | PGS0        |  |  |
| R/W     |                                                                        | R/W        | R/W         | R/W            | R/W         | R/W                | R/W           | R/W         |  |  |
| POR     | —                                                                      | 0          | 0           | 0              | 0           | 0                  | 0             | 0           |  |  |
| Bit 7   | 7 Unimplemented, read as "0"                                           |            |             |                |             |                    |               |             |  |  |
| Bit 6~5 | 6~5 VGS1~VGS0: REFP/REFN differential reference voltage gain selection |            |             |                |             |                    |               |             |  |  |
|         | 00: VREFGN = 1                                                         |            |             |                |             |                    |               |             |  |  |
|         | 01: VI                                                                 | REFGN = 1  | /2          |                |             |                    |               |             |  |  |
|         | 10: VI                                                                 | REFGN = 1  | 1/4         |                |             |                    |               |             |  |  |
|         | 11: Re                                                                 | eserved    |             |                |             |                    |               |             |  |  |
| Bit 4~3 | AGS1~A                                                                 | AGS0: ADO  | C converter | PGAOP/PC       | GAON differ | rential inpu       | t signal gair | n selection |  |  |
|         | 00: A                                                                  | DGN = 1    |             |                |             |                    |               |             |  |  |
|         | 01: Al                                                                 | DGN = 2 (f | or Gain = 1 | 28 = PGAC      | GN × ADGI   | $N = 64 \times 2)$ | I             |             |  |  |
|         | 10: Re                                                                 | eserved    |             |                |             |                    |               |             |  |  |
|         | 11: Re                                                                 | served     |             |                |             |                    |               |             |  |  |
| Bit 2~0 | PGS2~l                                                                 | PGS0: PGA  | A DI+/DI- d | ifferential of | channel inp | ut gain sele       | ection        |             |  |  |
|         | 000: I                                                                 | PGAGN = 1  |             |                | 1           | C                  |               |             |  |  |
|         | 001: P                                                                 | GAGN = 2   |             |                |             |                    |               |             |  |  |
|         | 010: P                                                                 | GAGN = 4   |             |                |             |                    |               |             |  |  |
|         | 011: P                                                                 | GAGN = 8   |             |                |             |                    |               |             |  |  |
|         | 100: F                                                                 | PGAGN = 1  | 6           |                |             |                    |               |             |  |  |
|         | 101: P                                                                 | GAGN = 3   | 2           |                |             |                    |               |             |  |  |
|         | 110: P                                                                 | GAGN = 6   | 4           |                |             |                    |               |             |  |  |
|         | 111: R                                                                 | eserved    |             |                |             |                    |               |             |  |  |
| PGAC1 R | egister -                                                              | 02H        |             |                |             |                    |               |             |  |  |
| Bit     | 7                                                                      | 6          | 5           | 4              | 3           | 2                  | 1             | 0           |  |  |
| Name    | _                                                                      | INIS       | INX1        | INX0           | DCSET2      | DCSET1             | DCSET0        | _           |  |  |
|         |                                                                        |            |             |                |             |                    |               |             |  |  |

| Bit  | 7 | 6    | 5    | 4    | 3      | 2      | 1      | 0 |
|------|---|------|------|------|--------|--------|--------|---|
| Name | — | INIS | INX1 | INX0 | DCSET2 | DCSET1 | DCSET0 | — |
| R/W  | — | R/W  | R/W  | R/W  | R/W    | R/W    | R/W    | — |
| POR  |   | 0    | 0    | 0    | 0      | 0      | 0      |   |

Bit 7 Unimplemented, read as "0"

Bit 6 INIS: Selected input terminals IN1/IN2 internal connection 0: Not connected 1: Connected

# Bit 5~4 **INX1, INX0**: The selected input ends ,IN1/IN2 and the PGA differential input ends, DI+/DI- connection control bits



Bit 3~1

**DCSET2~DCSET0**: Differential input signal PGAOP/PGAON offset selection 000: DCSET = +0V

001: DCSET =  $+0.25 \times \Delta VR_{I}$ 010: DCSET =  $+0.5 \times \Delta VR_{I}$ 011: DCSET =  $+0.75 \times \Delta VR_{I}$ 100: DCSET = +0V101: DCSET =  $-0.25 \times \Delta VR_{I}$ 110: DCSET =  $-0.5 \times \Delta VR_{I}$ 111: DCSET =  $-0.75 \times \Delta VR_{I}$ 

The voltage,  $\Delta VR_I$ , is the differential reference voltage which is amplified by the specific gain selection based on the selected inputs.

Bit 0 Unimplemented, read as "0"

## PGA Input Channel Selection

In addition to the external analog input to be measured by the converter, there are several other internal analog voltage lines which can be connected to the converter. These come from a range of sources such as the temperature sensor and are normally used for calibration purposes.

| Bit  | 7 | 6 | 5     | 4     | 3     | 2     | 1     | 0     |
|------|---|---|-------|-------|-------|-------|-------|-------|
| Name |   |   | CHSN2 | CHSN1 | CHSN0 | CHSP2 | CHSP1 | CHSP0 |
| R/W  |   |   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| POR  | _ | — | 0     | 0     | 0     | 0     | 0     | 0     |

#### • PGACS Register - 03H

Bit 7~6 Unimplemented, read as "0"

Bit 5~3 CHSN2~CHSN0: PGA negative input end IN2 selection

000: AN1 001: AN3 010: Reserved 011: Reserved 100: VDACO 101: AVSS 110: VCM

111: VTSN – Temperature sensor negative output

These bits are used to select the negative input, IN2. If the IN2 input is selected as a single end input, the VCM voltage must be selected as the positive input on IN1 for single end input applications. It is recommended that when the VTSN signal is selected as the negative input, the VTSP signal should be selected as the positive input for proper operations.



Bit 2~0 CHSP2~CHSP0: Positive input end IN1selection 000: AN0 001: AN2 010: Reserved 011: Reserved 100: VDACO 101: Reserved 110: VCM 111: VTSP - Temperature sensor positive output

> These bits are used to select the positive input, IN1. If the IN1 input is selected as a single end input, the VCM voltage must be selected as the negative input on IN2 for single end input applications. It is recommended that when the VTSP signal is selected as the positive input, the VTSN signal should be selected as the negative input for proper operations.

# **Analog to Digital Converter Operation**

The analog to digital converter received a differential analog signal from the PGA output and converts in using a Delta Sigma converter into a 24-bit digital value. The overall operation of the converter is controlled by a series of control registers.

| Bit            | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 6     | 5     | 4     | 3     | 2     | 1     | 0     |  |  |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|--|--|
| Name           | ADRST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ADSLP | ADOFF | ADOR3 | ADOR2 | ADOR1 | ADOR0 | VREFS |  |  |
| R/W            | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |  |  |
| POR            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0     | 1     | 0     | 0     | 0     | 0     | 0     |  |  |
| Bit 7<br>Bit 6 | 00100000ADRST: A/D converter software reset enable control0: Disable1: EnableThis bit is used to reset the A/D converter internal digital SINC filter. This bit is seelow for A/D normal operations. However, if set high, the internal digital SINC filterwill be reset and the current A/D converted data will be aborted. A new A/D datconversion process will not be initiated until this bit is set low again.ADSLP: A/D converter sleep mode enable control0: Normal mode1: Sleep modeThis bit is used to determine whether the A/D converter enters the sleep mode or norwhen the A/D converter is powered on by setting the ADOFF bit low. When the A/Iconverter is powered on by setting the ADOFF bit low. When the A/Iconverter is powered on and the ADSLP bit is low, the A/D converter will operatnormally. However, the A/D converter will enter the sleep mode if the ADSLP bit isset high as the A/D converter has been powered on. The whole A/D converter circuitwill be switched off except the PGA and internal Bandgap circuit to reduce the powerconsumption and VCM start-up stable time. |       |       |       |       |       |       |       |  |  |

• ADCR0 Register - 07H

HT32F59741



| Bit 5   | ADOFF: A/D converter module power on/off control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|         | 0: Power on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
|         | 1: Power off                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|         | This bit controls the power of the A/D converter module. This bit should be cleared to zero to enable the A/D converter. If the bit is set high then the A/D converter will be switched off reducing the device power consumption. As the A/D converter will consume a limited amount of power, even when not executing a conversion, this may be an important consideration in power sensitive battery powered applications. Setting the ADOFF bit high will power down the A/D converter module regardless of the ADSLP and ADRST bit settings. |  |  |  |  |  |  |
| Bit 4~1 | ADOR3~ADOR0: A/D conversion oversampling rate selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
|         | 0000: Oversampling rate OSR = $32768$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|         | 0001: Oversampling rate $OSR = 16384$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|         | 0010: Oversampling rate $OSR = 8192$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
|         | 0011: Oversampling rate $OSR = 4096$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
|         | 0100: Oversampling rate $OSR = 2048$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
|         | 0101: Oversampling rate OSR = 1024                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|         | 0110: Oversampling rate $OSR = 512$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|         | 0111: Oversampling rate $OSR = 256$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|         | 1000: Oversampling rate $OSR = 128$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|         | Others: Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| Bit 0   | <b>VREFS</b> : A/D converter reference voltage pair selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |

- **VREFS**: A/D converter reference voltage pair selectio 0: Internal reference voltage pair  $- V_{CM} \& AV_{SS}$ 
  - 1: External reference voltage pair  $V_{REFP}$  &  $V_{REFN}$

## • ADCR1 Register - 08H

| Bit     | 7                                                                                                                                                                                                                                                                 | 6     | 5     | 4      | 3      | 2     | 1   | 0 |  |  |  |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------|--------|-------|-----|---|--|--|--|
| Name    | FLMS2                                                                                                                                                                                                                                                             | FLMS1 | FLMS0 | VRBUFN | VRBUFP | ADCDL | EOC | — |  |  |  |
| R/W     | R/W                                                                                                                                                                                                                                                               | R/W   | R/W   | R/W    | R/W    | R/W   | R/W | — |  |  |  |
| POR     | 0                                                                                                                                                                                                                                                                 | 0     | 0     | 0      | 0      | 0     | 0   | — |  |  |  |
| Bit 7~5 | <b>FLMS2~FLMS0</b> : A/D converter clock divided ratio selection<br>$000: f_{ADCK} = f_{MCLK}/30, N = 30$<br>$010: f_{ADCK} = f_{MCLK}/12, N = 12$<br>Others: Reserved                                                                                            |       |       |        |        |       |     |   |  |  |  |
| Bit 4   | <b>VRBUFN</b> : A/D converter negative reference voltage input (VRN) buffer control<br>0: Disable input buffer and enable bypass function<br>1: Enable input buffer and disable bypass function                                                                   |       |       |        |        |       |     |   |  |  |  |
| Bit 3   | <b>VRBUFP</b> : A/D converter positive reference voltage input (VRP) buffer control<br>0: Disable input buffer and enable bypass function<br>1: Enable input buffer and disable bypass function                                                                   |       |       |        |        |       |     |   |  |  |  |
| Bit 2   | ADCDL: A/D converted data latch function enable control<br>0: A/D converted data updated<br>1: A/D converted data not updated                                                                                                                                     |       |       |        |        |       |     |   |  |  |  |
|         | If the A/D converted data latch function is enabled, the latest converted data value<br>will be latched and not be updated by any subsequent converted results until this<br>function is disabled. Although the converted data is latched into the data registers |       |       |        |        |       |     |   |  |  |  |



|       | the A/D converter circuits remain operational and EOC hag will not change state. It  |
|-------|--------------------------------------------------------------------------------------|
|       | is recommended that this bit should be set high before reading the converted data in |
|       | the ADRL, ADRM and ADRH registers. After the converted data has been read out,       |
|       | the bit can then be cleared to zero to disable the A/D converter data latch function |
|       | and allow further conversion values to be stored. In this way, the possibility of    |
|       | obtaining undesired data during A/D converter conversions can be prevented.          |
| Bit 1 | EOC: End of A/D conversion flag                                                      |
|       | 0: A/D conversion in progress                                                        |
|       | 1: A/D conversion ended                                                              |
|       | This flag will be automatically set high by the hardware when a conversion process   |
|       | has completed but must be cleared by the application software.                       |
| Bit 0 | Unimplemented, read as "0"                                                           |

1 EOC 4

## A/D Data Rate Definition

The Delta Sigma ADC data rate can be calculated by the equation list below.

$$\begin{split} \text{Data Rate} &= f_{\text{ADCK}} / \text{ OSR} \\ &= (f_{\text{MCLK}} / \text{N}) / \text{ OSR} \\ &= f_{\text{MCLK}} / (\text{N} \times \text{OSR}) \end{split}$$

 $f_{\text{ADCK}}:\,f_{\text{MCLK}}/N$ 

 $f_{MCLK}$ :  $f_{ADC}$  or  $f_{ADC}/2/(ADCK + 1)$  using the ADCK bit field.

N: 30 or 12 determined by the FLMS bit field.

OSR: Oversampling rate determined by the ADOR field.

For example; if a data rate of 10 Hz is desired. An  $f_{MCLK}$  clock source with a frequency of 4.9152 MHz ADC can be selected. Then set the FLMS field to "000" to obtain an "N" equal to 30. Finally, set the ADOR field to "0001" to select an oversampling rate equal to 16384. Therefore, the Data Rate =  $4.9152 \text{ MHz} / (30 \times 16384) = 10 \text{ Hz}.$ 

Note that the A/D converter has a notch rejection function for an A/C power supply with a frequency of 50 Hz or 60 Hz when the data rate is equal to 10 Hz.

## **A/D Converter Clock Source**

The clock source for the A/D converter should be typically fixed at a value of 4.9152 MHz, which originates from the ADC clock  $f_{ADC}$ . This can be chosen to be either  $f_{ADC}$  or a subdivision of  $f_{ADC}$ . The division ratio value is determined by the ADCK4 ~ ADCK0 bits in the ADCS register to obtain a 4.9152 MHz clock source for the ADC.

Internal OSC = 4.9152 MHz,  $f_{ADCK} = f_{MCLK}/30$ .

| Data Rate (Hz) | ADCK4~0 | ADOR3~0 | FLMS2~0 |
|----------------|---------|---------|---------|
| 10             | 11111   | 0001    | 000     |

Internal OSC = 4.9152 MHz,  $f_{ADCK} = f_{MCLK}/12$ .

| Data Rate (Hz) | ADCK4~0 | ADOR3~0 | FLMS2~0 |
|----------------|---------|---------|---------|
| 25             | 11111   | 0001    | 010     |



#### ADCS Register – 09H

| Bit  | 7 | 6 | 5 | 4     | 3     | 2     | 1     | 0     |
|------|---|---|---|-------|-------|-------|-------|-------|
| Name | — | — | — | ADCK4 | ADCK3 | ADCK2 | ADCK1 | ADCK0 |
| R/W  | — | — | — | R/W   | R/W   | R/W   | R/W   | R/W   |
| POR  |   |   |   | 0     | 0     | 0     | 0     | 0     |

Bit 7~5 Unimplemented, read as "0"

Bit 4~0

ADCK4~ADCK0: A/D converter clock source f<sub>MCLK</sub> divided ratio selection  $00000 \sim 11110$ :  $f_{MCLK} = f_{ADC}/2/(ADCK[4:0] + 1)$ 111111:  $f_{MCLK} = f_{ADC}$ 

#### • ADCTE Register - 0AH

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | 1   | 1   | 1   | 0   | 0   | 1   | 0   | 0   |

Bit 7~0 Reserved bits, should be fixed as 1110 0111B.

## **A/D Operating Modes**

The A/D Converter has four operating modes, which are the Normal mode, Power down mode, Sleep mode and Reset mode. These modes are controlled by a combination of the ADOFF, ADSLP and ADRST bits in the ADCR0 register as shown in the accompanying table. The ADOFF controls the overall on/off condition and if high will power down the A/D converter to reduce power. When the ADOFF bit is low, the converter will be powered on and the ADSLP bit will determine if the converter is in the normal operating mode or in the sleep mode.

| ADOFF | ADSLP | ADRST | <b>Operating Mode</b> | Description                                                                                        |
|-------|-------|-------|-----------------------|----------------------------------------------------------------------------------------------------|
| 1     | х     | х     | Power down mode       | Bandgap off, PGA off, ADC off, Temperature sensor off,<br>VRN/VRP buffer off, SINC filter off      |
| 0     | 1     | х     | Sleep mode            | Bandgap on, PGA on, ADC off, Temperature sensor off, VRN/VRP buffer off, SINC filter on            |
| 0     | 0     | 0     | Normal mode           | Bandgap on, PGA on, ADC on, Temperature sensor on/off, VRN/VRP buffer on/off, SINC filter on       |
| 0     | 0     | 1     | Reset mode            | Bandgap on, PGA on, ADC on, Temperature sensor on/off,<br>VRN/VRP buffer on/off, SINC filter Reset |

"x" unknown

#### A/D Operating Mode Summary

Notes: 1. The VCM generator can be switched on or off by configuring the VCMEN bit.

- 2. The Temperature sensor can be switched on or off by configuring the CHSN[2:0] or CHSP[2:0] bits
- 3. The VRN buffer can be switched on or off by configuring the VRBUFN bit while the VRP buffer can be switched on or off by configuring the VRBUFP bit



## **A/D Conversion Process**

To enable the A/D Converter, the first step is to disable the ADC power down and sleep mode by clearing the ADOFF and ADSLP bits to make sure the A/D Converter is powered up. The ADRST bit in the ADCR0 register is used to start and reset the A/D converter after power on. To set ADRST bit from low to high and then low again, an analog to digital converted data in SINC filter will be initiated. After this setup is complete, the A/D Converter is ready for operation. These three bits are used to control the overall start operation of the internal analog to digital converter.

The EOC bit in the ADCR1 register is used to indicate when the analog to digital conversion process is complete. This bit will be automatically set to "1" by the Hardware after a conversion cycle has ended. The ADC converted data will be updated continuously by new converted data. If the ADC converted data latch function is enabled, the latest converted data will be latched and the following new converted data will be discarded until this data latch function is disabled.

The differential reference voltage supply to the A/D Converter can be supplied from either the internal power supply, VCM and AVSS, or from an external reference source supplied on pins VREFP and VREFN. The desired selection is made using the VREFS bit in the ADCR0 register.

#### Summary of A/D conversion steps

#### • Step 1

Enable the power VCM for PGA and ADC.

- Step 2 Select the PGA, ADC, reference voltage gains by PGAC0 register
- Step 3

Select the PGA settings for input connection, VCM voltage level and buffer option by PGAC1 register

• Step 4

Select the required A/D conversion clock source 4.9152 MHz by correctly programming bits  $ADCK4 \sim ADCK0$  in the ADCS register.

• Step 5

Select output data rate by cofiguring the ADOR[2:0] bits in the ADCR0 register and FLMS[2:0] bits in the ADCR1 register.

• Step 6

Select which channel is to be connected to the internal PGA by correctly programming the CHSP2 ~ CHSP0 and CHSN2 ~ CHSN0 bits which are also contained in the PGACS register.

• Step 7

Release the power down mode and sleep mode by clearing the ADOFF and ADSLP bits in ADCR0 register.

• Step 8

Reset the A/D by setting the ADRST to high in the ADCR0 register and clearing this bit to zero to release reset status.

• Step 9

To check when the analog to digital conversion process is complete, the EOC bit in the ADCR1 register can be polled. The conversion process is complete when this bit goes high. When this occurs the A/D data registers ADRL, ADRM and ADRH can then be read to obtain the conversion value.



## A/D Transfer Function

As the converted value is 24-bits its full-scale converted digitised value has a decimal value of 8388607 to -8388608. The converted data format is formed by a two's complement binary value. The MSB of the converted data is the signed bit. Since the full-scale analog input value is equal to the amplified value of the VCM or differential reference input voltage,  $\Delta VR_I$ , selected by the VREFS bit in ADCR0 register, this gives a single bit analog input value of  $\Delta VR_I$  divided by 8388608.

 $1 \text{ LSB} = \Delta \text{VR}_{I}/8388608$ 

The A/D Converter input voltage value can be calculated using the following equation:

 $\Delta$ SI I = (PGAGN × ADGN ×  $\Delta$ DI±) + DCSET

 $\Delta VR_I = VREFGN \times \Delta VR \pm$ 

ADC\_Conversion\_Data =  $(\Delta SI_I / \Delta VR_I) \times K$ 

Where K is equal to  $2^{23}$ .

Notes: 1. The PGAGN, ADGN, VREFGN values are determined by the PGS, AGS, VGS control bits.

- 2.  $\Delta$ SI\_I is the differential input signal after amplification and offset adjustment
- 3. PGAGN: Programmable Gain Amplifier gain
- 4. ADGN: A/D Converter gain
- 5. VREFGN: Reference voltage gain
- 6. ΔDI±: Differential input signal derived from external channels or internal signals
- 7. DCSET: Offset voltage
- 8.  $\Delta VR\pm$ : Differential reference voltage
- 9.  $\Delta VR_I$ : Differential reference input voltage after amplification

Due to the digital system design of the converter, the maximum A/D converted value is 8388607 and the minimum value is -8388608, therefore the centre value is 0. The ADC\_Conversion\_Data equation illustrates this range of converted data variation.

| Converted Data<br>2's compliment Hex value | Decimal Value |
|--------------------------------------------|---------------|
| 0x7FFFFF                                   | 8388607       |
| 0x800000                                   | -8388608      |
|                                            |               |

#### A/D Conversion Data Range

The following diagram shows the relationship between the DC input value and the ADC converted data which is presented in Two's Complement format.





## A/D Converted Data

The A/D converter data is stored in three individual registers, ADRL, ADRM and ADRH. The converted data is related to the input voltage and the PGA selection setup and is generated in a two's complement binary code formal. The length of this output code is 24 bits and the MSB is a signed bit. When the MSB is "0", this indicates that the input is "positive", while if the MSB is "1", this indicates that the input is "negative". The maximum value is 8388607 and the minimum value is -8388608. If the input signal exceeds the maximum value, the converted data is limited to 8388607, and if the input signal is less than the minimum value, the converted data is limited to -8388608.

| • | ADRL | Register - | 04H |
|---|------|------------|-----|
|---|------|------------|-----|

| Bit  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|------|----|----|----|----|----|----|----|----|
| Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| R/W  | R  | R  | R  | R  | R  | R  | R  | R  |
| POR  | х  | х  | х  | х  | х  | х  | х  | х  |

Bit 7~0 A/D conversion data register bit 7 ~ bit 0

| <ul> <li>ADRM</li> </ul> | Register - | 05H |
|--------------------------|------------|-----|
|--------------------------|------------|-----|

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1  | 0  |
|------|-----|-----|-----|-----|-----|-----|----|----|
| Name | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
| R/W  | R   | R   | R   | R   | R   | R   | R  | R  |
| POR  | х   | Х   | х   | х   | х   | х   | х  | х  |

Bit 7~0 A/D conversion data register bit  $15 \sim bit 8$ 



#### • ADRH Register – 06H

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 |
| R/W  | R   | R   | R   | R   | R   | R   | R   | R   |
| POR  | х   | х   | х   | х   | х   | х   | х   | х   |

Bit  $7 \sim 0$  A/D conversion data register bit  $23 \sim$  bit 16

#### Converting the Digital Value to a Voltage

The analog voltage value can be recovered using the following equations:

If the MSB = 0 for positive value converted data: Input Voltage =  $\frac{(Converted\_data) \times LSB - DCSET}{PGA \times ADGN}$ If the MSB = 1 for negative converted data: Input voltage =  $\frac{(Two's\_complement\_of\_Converted\_data) \times LSB - DCSET}{PGA \times ADGN}$ 

Note: Two's complement = One's complement + 1

#### **Temperature Sensor**

The A/D converter module includes a fully internal temperature sensor to allow for compensation due to temperature effects. By selecting the PGA input channels to VTSP and VTSN signals, the A/D Converter can obtain temperature information and then use the result to compensate the A/D converted data to minimise the effects of temperature.

## Effective Number of Bits – ENOB

Although the analog to digital converter is a 24-bit type various factors such as the PGA gain and the data rate affect the actual number of effective number of converted bits.

#### **Programming Considerations**

During microcontroller operations where the A/D converter is not being used, the A/D internal circuitry can be switched off to reduce power consumption, by setting bit ADOFF high in the ADCR0 register. When this happens, the internal A/D converter circuits will not consume power irrespective of what analog voltage is applied to their input lines.

When writing to the DAC registers, DAH and DAL, note that this must be carried out in a special sequence. This is because when writing to the DAL register, the data is only written into a shadow buffer register. Only when data is written to the DAH register will data in the shadow buffer be transferred to the DAL register. Therefore when writing data to the DAC registers first write data to the DAL register and then to the DAH register.

## **External Interface Communication**

The A/D converter module communicates with external hardware using its internal I<sup>2</sup>C interface. Originally developed by Philips, the I<sup>2</sup>C interface is a two line low speed serial interface for synchronous serial data transfer. With the advantage of only two lines for communication, a



relatively simple communication protocol and the ability to accommodate multiple devices on the same bus has made it an extremely popular interface type for many applications.

## I<sup>2</sup>C Interface Operation

The I<sup>2</sup>C serial interface is a two line interface, a serial data line, SDA, and serial clock line, SCL. As many devices may be connected together on the same bus, their outputs are both open drain types. For this reason it is necessary that external pull-high resistors are connected to these outputs. Note that no chip select line exists, as each device on the I<sup>2</sup>C bus is identified by a unique address which will be transmitted and received on the I<sup>2</sup>C bus. When two devices communicate with each other on the bidirectional I<sup>2</sup>C bus, one is known as the master device and one as the slave device. Both master and slave can transmit and receive data, however, it is the master device that has overall control of the bus, and it is only the master that will drive the SCL clock line. This A/D converter module only operates in the slave mode, and will therefore only operate in response to the master. There are two methods for this A/D converter module to transfer data on the I<sup>2</sup>C bus, the slave transmit mode and the slave receive mode.

Several registers control the overall operation of the I<sup>2</sup>C bus interface.

## I<sup>2</sup>C Address and Register Write/Read

#### I<sup>2</sup>C Address Selection

As this A/D converter module only operates as a slave, and as it may be connected to a common  $I^2C$  bus along with other  $I^2C$  devices, it will require a specific address for it to be communicated to by the external master. The module  $I^2C$  address is fixed at 0xD0.

#### SIMC0 Register – 0EH

| Bit  | 7    | 6 | 5 | 4 | 3       | 2       | 1 | 0 |
|------|------|---|---|---|---------|---------|---|---|
| Name | SIMS |   |   | — | SIMDEB1 | SIMDEB0 |   | — |
| R/W  | R/W  |   |   | — | R/W     | R/W     |   | — |
| POR  | 0    | — | _ | — | 0       | 0       | _ | — |

#### Bit 7

| 0: | Normal | operation |
|----|--------|-----------|
|    |        |           |

1: Results in unpredictable behavior

This bit must be kept at a zero value for normal operation

Bit 6~4 Unimplemented, read as "0"

SIMS

Bit 3~2 **SIMDEB1~SIMDEB0**: I<sup>2</sup>C debounce time selection 00: No debounce 01: 2 ADC clock debounce 10: 4 ADC clock debounce 11: 4 ADC clock debounce

#### Bit 1~0 Unimplemented, read as "0"



#### Start and Stop Operations

Normally the SDA line can only change when the SCL line is low. There are two exceptions however and that is for the Start and Stop operations, where the SCL line will be forced high by the master and the SDA line will change sate. As the diagram shows when the SCL line is high, a high to low SDA line transition indicates a start operation and a low to high SDA line transition indicates a stop operation.



#### I<sup>2</sup>C Bus Data Transfer

Data is transferred on the I<sup>2</sup>C bus in 8 bit packets, first transmitting the MSB which is the most significant bit and lastly the LSB bit, the least significant bit. When the data has been setup on the SDA line, the SCL line then generates a high pulse to latch the data. When the SCL line is high the SDA line is not permitted to change state. After 8-bits have been transmitted, the device will then send a 9<sup>th</sup> bit which is the acknowledge bit. Therefore in total there are 9 bits transmitted and subsequently 9 SCL clock pulses to transfer each 8-bits or byte of data. When the receiving device sends back a low ACK bit, this is to acknowledge that it has received the 8-bits of data and is ready to receive another byte. If a high ACK bit is sent back, this indicates that it is unable to receive any further data and the master should then send a stop sequence.

#### I<sup>2</sup>C Register Write/Read

#### Write Process

| Bit   | 7                        | 6 | 5 | 4 | 3 | 2 | 1   | 0 |   | 7    | 6    | 5   | 4    | 3 | 2 | 1   | 0 |  | 7  | 6     | 5    | 4   | 3 | 2 | 1   | 0    |  |  |
|-------|--------------------------|---|---|---|---|---|-----|---|---|------|------|-----|------|---|---|-----|---|--|----|-------|------|-----|---|---|-----|------|--|--|
| Start | art Device Address Write |   |   |   |   |   | ACK |   | R | legi | ster | Ado | dres | s |   | ACK |   |  | Re | giste | er D | ata |   |   | ACK | Stop |  |  |

#### **Read Process**

| Bit   | 7 | 6  | 5    | 4   | 3   | 2   | 1 | 0     |     | 7 | 6  | 5   | 4   | 3  | 2   | 1   | 0 |     |       | 7 | 6  | 5   | 4   | 3  | 2   | 2 1 | 1 | 0    |     | 7 | 6 | 5  | 4   | ı ; | 3 | 2    | 1 | 0 |     |      |
|-------|---|----|------|-----|-----|-----|---|-------|-----|---|----|-----|-----|----|-----|-----|---|-----|-------|---|----|-----|-----|----|-----|-----|---|------|-----|---|---|----|-----|-----|---|------|---|---|-----|------|
| Start |   | De | vice | e A | ddr | ess |   | Write | ACK |   | Re | gis | ter | Ad | dre | ess |   | ACK | Start |   | De | vic | e A | dd | res | s   |   | Read | ACK |   | F | Re | gis | ter | D | )ata | a |   | ACK | Stop |

#### I<sup>2</sup>C Bus Start Signal

The START signal can only be generated by the master device connected to the  $I^2C$  bus and not by the slave device. This START signal will be detected by all devices connected to the  $I^2C$  bus. A START condition occurs when a high to low transition on the SDA line takes place when the SCL line remains high.

#### **Slave Address**

The transmission of a START signal by the master will be detected by all devices on the  $I^2C$  bus. To determine which slave device the master wishes to communicate with, the address of the slave device will be sent out immediately following the START signal.



#### I<sup>2</sup>C Bus Slave Address Acknowledge Signal

After the master has transmitted a calling address, any slave device on the  $I^2C$  bus, whose own internal address matches the calling address, must generate an acknowledge signal. The acknowledge signal will inform the master that a slave device has accepted its calling address. If no acknowledge signal is received by the master then a STOP signal must be transmitted by the master to end the communication.

#### I<sup>2</sup>C Bus Data and Acknowledge Signal

The transmitted data is 8-bits wide and is transmitted after the slave device has acknowledged receipt of its slave address. The order of serial bit transmission is the MSB first and the LSB last. After receipt of 8-bits of data, the receiver must transmit an acknowledge signal, level 0, before it can receive the next data byte. If the slave transmitter does not receive an acknowledge bit signal from the master receiver, then the slave transmitter will release the SDA line to allow the master to send a STOP signal to release the I<sup>2</sup>C Bus.

## I<sup>2</sup>C Timeout Function

The I<sup>2</sup>C interface includes a timeout function which is controlled by a single register. This register sets the overall enable/disable function as well as the timeout value in ADC clock units. Determining whether the I<sup>2</sup>C bus has timed out is implemented by reading the SIMTOF bit. This bit will be automatically set high when the I<sup>2</sup>C bus times out, but needs to be cleared manually by the application program.

| Bit     | 7                                      | 6                                                                         | 5                                | 4                         | 3                          | 2                            | 1            | 0       |
|---------|----------------------------------------|---------------------------------------------------------------------------|----------------------------------|---------------------------|----------------------------|------------------------------|--------------|---------|
| Name    | SIMTOEN                                | SIMTOF                                                                    | SIMTOS5                          | SIMTOS4                   | SIMTOS3                    | SIMTOS2                      | SIMTOS1      | SIMTOS0 |
| R/W     | R/W                                    | R/W                                                                       | R/W                              | R/W                       | R/W                        | R/W                          | R/W          | R/W     |
| POR     | 0                                      | 0                                                                         | 0                                | 0                         | 0                          | 0                            | 0            | 0       |
| Bit 7   | SIMTO<br>0: Dis<br>1: Ena              | DEN: I <sup>2</sup> C tin<br>able<br>ıble                                 | ne-out cont                      | trol                      |                            |                              |              |         |
| Bit 6   | SIMTO<br>0: Not<br>1: Occ<br>The bit i | <b>F</b> : I <sup>2</sup> C time<br>t occurred<br>curred<br>is set by tim | e-out flag<br>ne-out func        | tion and is               | cleared by                 | the applicat                 | tion program | m.      |
| Bit 5~0 | SIMTO                                  | S5~SIMT                                                                   | <b>OS0</b> : I <sup>2</sup> C ti | me-out sele               | ection time                |                              |              |         |
|         | The I <sup>2</sup> C                   | Time-Out                                                                  | clock sourc                      | e is f <sub>sub</sub> /32 | $f_{\rm SUB} = f_{\rm AI}$ | <sub>DC</sub> /128)          |              |         |
|         | The I <sup>2</sup> C                   | Time-Out                                                                  | time is ([SI                     | MTOS5:SI                  | MTOS0] +                   | $1)\times (32/f_{\text{SL}}$ | JB)          |         |

#### • SIMTOC Register – 10H



# **5** Pin Assignment

|                  |    |     |      |       |       |            |           |            | I          | 1T32F<br>64 LC | 5974<br>0FP-A | 1      |           |           |           |           |           |                 |           |                  |                  |      |
|------------------|----|-----|------|-------|-------|------------|-----------|------------|------------|----------------|---------------|--------|-----------|-----------|-----------|-----------|-----------|-----------------|-----------|------------------|------------------|------|
|                  |    |     | VSSA | VDDA  | PB8   | PB7        | PB6       | PC3        | PC2        | PC1            | VSS_2         | VDD_2  | AN2       | AN3       | AN1       | ANO       | VCM       | AVSS<br>/ VREFN |           | AF0<br>(Default) |                  |      |
| AF0<br>(Default) |    | 2   | 64   | 63    | 62    | 61         | 60        | 59         | 58         | 57             | 56            | 55     | 54        | 53        | 52        | 51        | 50        | 49              |           |                  | AF0<br>(Default) | AF1  |
|                  |    | )   | AP   | AP    | 33V   | 33V        | 33V       | 33V        | 33V        | 33V            | P33           | P33    | VDD<br>24 | VDD<br>24 | VDD<br>24 | VDD<br>24 | VDD<br>24 | VDD<br>24       |           |                  | . ,              |      |
| PA0              | 1  | 33V |      |       | -     |            |           |            |            | -              |               |        | -         |           |           |           |           |                 | VDD<br>24 | 48               | AVDD<br>/ VREFP  |      |
| PA1              | 2  | 33V |      |       |       |            |           |            |            |                |               |        |           |           |           |           |           |                 | VDD<br>24 | 47               | DRDYB            |      |
| PA2              | 3  | 33V |      |       |       |            |           | _          |            |                |               |        |           |           |           |           |           |                 | VDD<br>24 | 46               | SDA              |      |
| PA3              | 4  | 33V |      |       |       |            | P33       | 3.3        | V Digit    | al Pow         | er Pad        |        |           |           |           |           |           |                 | VDD<br>24 | 45               | SCL              |      |
| PA4              | 5  | 33V |      |       |       |            | AP        | 3.3        | V Anal     | og Pov         | ver Pao       | ł      |           |           |           |           |           |                 | VDD<br>24 | 44               | DVDD             |      |
| PA5              | 6  | 33V |      |       |       |            | P15       | 1.5        | V Pow      | er Pad         |               |        |           |           |           |           |           |                 | VDD<br>24 | 43               | DVSS             |      |
| PA6              | 7  | 33V |      |       |       |            | 33V       | 3.3        | V Diait    | al & An        | alog I/       | ) Pad  |           |           |           |           |           |                 | 33V       | 42               | PB1              |      |
| PA7              | 8  | 33V |      |       |       |            |           |            |            |                |               |        |           |           |           |           |           |                 | 33V       | 41               | PB0              |      |
| PD4              | 9  | 33V |      |       |       |            | 330       | 3.3        | v Digit    | ai i/O f       | ad            |        |           |           |           |           |           |                 | 33V       | 40               | PA14             |      |
| PD5              | 10 | 33V |      |       |       |            |           |            | ) Doma     | ain Pad        |               |        |           |           |           |           |           |                 | 33V       | 39               | SWDIO            | PA13 |
| PC4              | 11 | 33V |      |       |       |            | USE       | USE        | B PHY      | Pad            |               |        |           |           |           |           |           |                 | 33V       | 38               | SWCLK            | PA12 |
| PC5              | 12 | 33V |      |       |       |            | VDD<br>24 | 24 b       | oit A/D    | Power          | Pad           |        |           |           |           |           |           |                 | 33V       | 37               | PA11             |      |
| PC8              | 13 | 33V |      |       |       |            |           | _          |            |                |               |        |           |           |           |           |           |                 | 33V       | 36               | PA10             |      |
| PC9              | 14 | 33V |      |       |       |            |           |            |            |                |               |        |           |           |           |           |           |                 | 33V       | 35               | PA9_<br>BOOT     |      |
| USBDM<br>/PC6    | 15 | USB |      |       |       |            |           |            |            |                |               |        |           |           |           |           |           |                 | 33V       | 34               | PA8              |      |
| USBDP<br>/PC7    | 16 | USB |      |       |       |            |           |            |            |                |               |        |           |           |           |           |           |                 | 33V       | 33               | PC13             |      |
|                  |    |     | P15  | P33   | P33   | VDD<br>33V | P33       | VDD<br>33V | VDD<br>33V | VDD<br>33V     | 33V           | 33V    | 33V       | 33V       | 33V       | 33V       | 33V       | 33V             |           |                  |                  |      |
|                  |    |     | 17   | 18    | 19    | 20         | 21        | 22         | 23         | 24             | 25            | 26     | 27        | 28        | 29        | 30        | 31        | 32              |           |                  |                  |      |
|                  |    |     | CLDO | VDD_1 | VSS_1 | nRST       | VLCD      | X32KIN     | Х32КОИТ    | RTCOUT         | PDO           | XTALIN | XTALOUT   | PB15      | PC0       | PC10      | PC11      | PC12            |           | AF0<br>(Default) |                  |      |
|                  |    |     |      |       |       |            |           | PB10       | PB11       | PB12           |               | PB13   | PB14      |           |           |           |           |                 |           | AF1              |                  |      |







Figure 6. 80-pin LQFP Pin Assignment



#### Table 3. Pin Assignment

| Pac        | kago       |                   |      |             |     |            |               | Alterna        | te Func          | tion Ma     | apping | 9    |      |      |              |                |                 |
|------------|------------|-------------------|------|-------------|-----|------------|---------------|----------------|------------------|-------------|--------|------|------|------|--------------|----------------|-----------------|
| Fac        | kaye       | AF0               | AF1  | AF2         | AF3 | AF4        | AF5           | AF6            | AF7              | AF8         | AF9    | AF10 | AF11 | AF12 | AF13         | AF14           | AF15            |
| 64<br>LQFP | 80<br>LQFP | System<br>Default | GPIO | ADC         | N/A | GPTM       | SPI           | USART<br>/UART | I <sup>2</sup> C | SCI         | N/A    | N/A  | N/A  | N/A  | PWM          | LCD            | System<br>Other |
| 1          | 5          | PA0               |      | ADC_<br>IN0 |     | GT_<br>CH0 | SPI1_<br>SCK  | USR_<br>RTS    | I2C1_<br>SCL     | SCI_<br>CLK |        |      |      |      |              |                | VREF            |
| 2          | 6          | PA1               |      | ADC_<br>IN1 |     | GT_<br>CH1 | SPI1_<br>MOSI | USR_<br>CTS    | I2C1_<br>SDA     | SCI_<br>DIO |        |      |      |      |              |                |                 |
| 3          | 7          | PA2               |      | ADC_<br>IN2 |     | GT_<br>CH2 | SPI1_<br>MISO | USR_<br>TX     |                  |             |        |      |      |      |              |                |                 |
| 4          | 8          | PA3               |      | ADC_<br>IN3 |     | GT_<br>CH3 | SPI1_<br>SEL  | USR_<br>RX     |                  |             |        |      |      |      |              |                |                 |
| 5          | 9          | PA4               |      | ADC_<br>IN4 |     | GT_<br>CH0 | SPI0_<br>SCK  | USR_<br>TX     | I2C0_<br>SCL     | SCI_<br>CLK |        |      |      |      |              |                |                 |
| 6          | 10         | PA5               |      | ADC_<br>IN5 |     | GT_<br>CH1 | SPI0_<br>MOSI | USR_<br>RX     | I2C0_<br>SDA     | SCI_<br>DIO |        |      |      |      |              |                |                 |
| 7          | 11         | PA6               |      | ADC_<br>IN6 |     | GT_<br>CH2 | SPI0_<br>MISO | USR_<br>RTS    |                  | SCI_<br>DET |        |      |      |      |              |                |                 |
| 8          | 12         | PA7               |      | ADC_<br>IN7 |     | GT_<br>CH3 | SPI0_<br>SEL  | USR_<br>CTS    |                  |             |        |      |      |      |              |                |                 |
| 9          | 13         | PD4               |      | ADC_<br>IN8 |     |            |               | UR1_<br>TX     |                  |             |        |      |      |      | PWM1_<br>CH0 |                |                 |
| 10         | 14         | PD5               |      | ADC_<br>IN9 |     |            |               | UR1_<br>RX     |                  |             |        |      |      |      | PWM1_<br>CH1 |                |                 |
| 11         | 15         | PC4               |      |             |     | GT_<br>CH0 | SPI1_<br>SEL  | USR_<br>TX     | I2C1_<br>SCL     |             |        |      |      |      |              | SEG11          |                 |
| 12         | 16         | PC5               |      |             |     | GT_<br>CH1 | SPI1_<br>SCK  | USR_<br>RX     | I2C1_<br>SDA     |             |        |      |      |      |              | SEG12          |                 |
| 13         | 17         | PC8               |      |             |     | GT_<br>CH2 | SPI1_<br>MOSI | UR1_<br>TX     |                  |             |        |      |      |      |              | SEG13          |                 |
| 14         | 18         | PC9               |      |             |     | GT_<br>CH3 | SPI1_<br>MISO | UR1_<br>RX     |                  |             |        |      |      |      |              | SEG14          |                 |
| 15         | 19         | PC6               |      |             |     |            |               | UR0_<br>TX     | I2C0_<br>SCL     |             |        |      |      |      |              |                |                 |
| 15         | 19         | USBDM             |      |             |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 16         | 20         | USBDP             |      |             |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 16         | 20         | PC7               |      |             |     |            |               | UR0_<br>RX     | I2C0_<br>SDA     |             |        |      |      |      |              |                |                 |
| 17         | 21         | CLDO              |      |             |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 18         | 22         | VDD_1             |      |             |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 19         | 23         | VSS_1             |      |             |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 20         | 24         | nRST              |      |             |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 21         | 25         | VLCD              |      |             |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 22         | 26         | X32KIN            | PB10 |             |     |            |               | USR_<br>TX     |                  |             |        |      |      |      |              |                |                 |
| 23         | 27         | X32KOUT           | PB11 |             |     |            |               | USR_<br>RX     |                  |             |        |      |      |      |              |                |                 |
| 24         | 28         | RTCOUT            | PB12 |             |     |            |               |                |                  |             |        |      |      |      |              |                | WAKEUP          |
| 25         | 29         | PD0               |      |             |     |            |               |                | I2C0_<br>SDA     |             |        |      |      |      |              | SEG15          |                 |
| 26         | 30         | XTALIN            | PB13 |             |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 27         | 31         | XTALOUT           | PB14 |             |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 28         | 32         | PB15              |      |             |     |            | SPI0_<br>SEL  | USR_<br>TX     | I2C1_<br>SCL     |             |        |      |      |      | PWM0_<br>CH2 | COM0           |                 |
| 29         | 33         | PC0               |      |             |     |            | SPI0_<br>SCK  | USR_<br>RX     | I2C1_<br>SDA     |             |        |      |      |      | PWM0_<br>CH3 | COM1           |                 |
| 30         | 34         | PC10              |      |             |     | GT_<br>CH0 | SPI1_<br>SEL  |                |                  |             |        |      |      |      |              | SEG25<br>/COM4 |                 |



| Deel       | kana       |                   |      |     |     |            |               | Alterna        | te Func          | tion Ma     | apping | 9    |      |      |              |                |                 |
|------------|------------|-------------------|------|-----|-----|------------|---------------|----------------|------------------|-------------|--------|------|------|------|--------------|----------------|-----------------|
| Pac        | kage       | AF0               | AF1  | AF2 | AF3 | AF4        | AF5           | AF6            | AF7              | AF8         | AF9    | AF10 | AF11 | AF12 | AF13         | AF14           | AF15            |
| 64<br>LQFP | 80<br>LQFP | System<br>Default | GPIO | ADC | N/A | GPTM       | SPI           | USART<br>/UART | I <sup>2</sup> C | SCI         | N/A    | N/A  | N/A  | N/A  | PWM          | LCD            | System<br>Other |
| 31         | 38         | PC11              |      |     |     | GT_<br>CH1 | SPI1_<br>SCK  |                |                  |             |        |      |      |      |              | SEG26<br>/COM5 |                 |
| 32         | 39         | PC12              |      |     |     | GT_<br>CH2 | SPI1_<br>MOSI | UR1_<br>TX     | I2C0_<br>SCL     |             |        |      |      |      |              | SEG27<br>/COM6 |                 |
| 33         | 40         | PC13              |      |     |     | GT_<br>CH3 | SPI1_<br>MISO | UR1_<br>RX     | I2C0_<br>SDA     |             |        |      |      |      |              | SEG28<br>/COM7 |                 |
| 34         | 41         | PA8               |      |     |     |            |               | USR_<br>TX     |                  |             |        |      |      |      | PWM1_<br>CH3 | COM2           |                 |
| 35         | 42         | PA9_<br>BOOT      |      |     |     |            | SPI0_<br>MOSI |                |                  |             |        |      |      |      | PWM1_<br>CH2 |                | CKOUT           |
| 36         | 43         | PA10              |      |     |     |            |               | USR_<br>RX     |                  | SCI_<br>DET |        |      |      |      | PWM0_<br>CH1 | СОМЗ           |                 |
| 37         | 44         | PA11              |      |     |     |            | SPI0_<br>MISO |                |                  |             |        |      |      |      |              | SEG0           |                 |
| 38         | 45         | SWCLK             | PA12 |     |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 39         | 46         | SWDIO             | PA13 |     |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 40         | 47         | PA14              |      |     |     |            | SPI1_<br>SEL  | USR_<br>RTS    | I2C1_<br>SCL     | SCI_<br>CLK |        |      |      |      | PWM0_<br>CH0 | SEG1           |                 |
|            | 48         | PA15              |      |     |     |            | SPI1_<br>SCK  | USR_<br>CTS    | I2C1_<br>SDA     | SCI_<br>DIO |        |      |      |      |              | SEG2           |                 |
| 41         | 51         | PB0               |      |     |     |            | SPI1_<br>MOSI | USR_<br>TX     | I2C0_<br>SCL     |             |        |      |      |      | PWM0_<br>CH1 | SEG3           |                 |
| 42         | 52         | PB1               |      |     |     |            | SPI1_<br>MISO | USR_<br>RX     | I2C0_<br>SDA     |             |        |      |      |      | PWM1_<br>CH1 | SEG4           |                 |
|            | 53         | PD1               |      |     |     |            |               | USR_<br>RTS    |                  | SCI_<br>CLK |        |      |      |      |              | SEG16          |                 |
|            | 54         | PD2               |      |     |     |            |               | USR_<br>CTS    |                  | SCI_<br>DIO |        |      |      |      |              | SEG17          |                 |
|            | 55         | PD3               |      |     |     |            |               |                |                  | SCI_<br>DET |        |      |      |      |              | SEG18          |                 |
| 43         | 56         | DVSS              |      |     |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 44         | 57         | DVDD              |      |     |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 45         | 58         | SCL               |      |     |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 46         | 59         | SDA               |      |     |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 47         | 60         | DRDYB             |      |     |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 48         | 61         | AVDD              |      |     |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 48         | 61         | VREFP             |      |     |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 49         | 62         | AVSS              |      |     |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 49         | 62         | VREFN             |      |     |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 50         | 63         | VCM               |      |     |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 51         | 64         | AN0               |      |     |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 52         | 65         | AN1               |      |     |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 53         | 66         | AN3               |      |     |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
| 54         | 67         | AN2               |      |     |     |            |               |                |                  |             |        |      |      |      |              |                |                 |
|            | 69         | PB2               |      |     |     |            | SPI0_<br>SEL  | UR0_<br>TX     |                  |             |        |      |      |      | PWM0_<br>CH2 | SEG5           | CKIN            |
|            | 70         | PB3               |      |     |     |            | SPI0_<br>SCK  | UR0_<br>RX     |                  |             |        |      |      |      |              | SEG6           |                 |
|            | 71         | PB4               |      |     |     |            | SPI0_<br>MOSI | UR1_<br>TX     |                  |             |        |      |      |      |              | SEG7           |                 |
|            | 72         | PB5               |      |     |     |            | SPI0_<br>MISO | UR1_<br>RX     |                  |             |        |      |      |      |              | SEG8           |                 |
|            | 73         | PC14              |      |     |     |            |               |                | I2C0_<br>SCL     |             |        |      |      |      |              | SEG9           |                 |



| Dee        | kana       |                   |      |     |     |      |               | Alterna        | te Func          | tion Ma     | apping | 3    |      |      |              |       |                 |
|------------|------------|-------------------|------|-----|-----|------|---------------|----------------|------------------|-------------|--------|------|------|------|--------------|-------|-----------------|
| Pac        | каде       | AF0               | AF1  | AF2 | AF3 | AF4  | AF5           | AF6            | AF7              | AF8         | AF9    | AF10 | AF11 | AF12 | AF13         | AF14  | AF15            |
| 64<br>LQFP | 80<br>LQFP | System<br>Default | GPIO | ADC | N/A | GPTM | SPI           | USART<br>/UART | I <sup>2</sup> C | SCI         | N/A    | N/A  | N/A  | N/A  | PWM          | LCD   | System<br>Other |
|            | 74         | PC15              |      |     |     |      |               |                | I2C0_<br>SDA     |             |        |      |      |      |              | SEG10 |                 |
|            | 75         | VDD_3             |      |     |     |      |               |                |                  |             |        |      |      |      |              |       |                 |
|            | 76         | VSS_3             |      |     |     |      |               |                |                  |             |        |      |      |      |              |       |                 |
| 55         | 49         | VDD_2             |      |     |     |      |               |                |                  |             |        |      |      |      |              |       |                 |
| 56         | 50         | VSS_2             |      |     |     |      |               |                |                  |             |        |      |      |      |              |       |                 |
| 57         | 77         | PC1               |      |     |     |      | SPI1_<br>SEL  | UR1_<br>TX     |                  |             |        |      |      |      | PWM0_<br>CH0 | SEG19 |                 |
| 58         | 78         | PC2               |      |     |     |      | SPI1_<br>SCK  |                |                  |             |        |      |      |      | PWM1_<br>CH0 | SEG20 |                 |
| 59         | 79         | PC3               |      |     |     |      | SPI1_<br>MOSI | UR1_<br>RX     |                  |             |        |      |      |      | PWM1_<br>CH2 | SEG21 |                 |
| 60         | 80         | PB6               |      |     |     |      | SPI1_<br>MISO | UR0_<br>TX     |                  | SCI_<br>CLK |        |      |      |      |              | SEG22 |                 |
| 61         | 1          | PB7               |      |     |     |      |               |                | I2C1_<br>SCL     | SCI_<br>DET |        |      |      |      | PWM0_<br>CH3 | SEG23 |                 |
| 62         | 2          | PB8               |      |     |     |      |               | UR0_<br>RX     | I2C1_<br>SDA     | SCI_<br>DIO |        |      |      |      | PWM1_<br>CH3 | SEG24 |                 |
| 63         | 3          | VDDA              |      |     |     |      |               |                |                  |             |        |      |      |      |              |       |                 |
| 64         | 4          | VSSA              |      |     |     |      |               |                |                  |             |        |      |      |      |              |       |                 |



| Pin N | umber | Becomp              |                                         |           |              | Description                                                                                                                                                                                                                                                     |  |  |  |  |
|-------|-------|---------------------|-----------------------------------------|-----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 64    | 80    | Pin                 |                                         | I/O       | Output       | Description                                                                                                                                                                                                                                                     |  |  |  |  |
| LQFP  | LQFP  | Name                | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | Structure | Driving      | Default Function (AF0)                                                                                                                                                                                                                                          |  |  |  |  |
| 1     | 5     | PA0                 | AI/O                                    | 33V       | 4/8/12/16 mA | PA0                                                                                                                                                                                                                                                             |  |  |  |  |
| 2     | 6     | PA1                 | AI/O                                    | 33V       | 4/8/12/16 mA | PA1                                                                                                                                                                                                                                                             |  |  |  |  |
| 3     | 7     | PA2                 | AI/O                                    | 33V       | 4/8/12/16 mA | PA2                                                                                                                                                                                                                                                             |  |  |  |  |
| 4     | 8     | PA3                 | AI/O                                    | 33V       | 4/8/12/16 mA | PA3                                                                                                                                                                                                                                                             |  |  |  |  |
| 5     | 9     | PA4                 | AI/O                                    | 33V       | 4/8/12/16 mA | PA4                                                                                                                                                                                                                                                             |  |  |  |  |
| 6     | 10    | PA5                 | AI/O                                    | 33V       | 4/8/12/16 mA | PA5                                                                                                                                                                                                                                                             |  |  |  |  |
| 7     | 11    | PA6                 | AI/O                                    | 33V       | 4/8/12/16 mA | PA6                                                                                                                                                                                                                                                             |  |  |  |  |
| 8     | 12    | PA7                 | AI/O                                    | 33V       | 4/8/12/16 mA | PA7                                                                                                                                                                                                                                                             |  |  |  |  |
| 9     | 13    | PD4                 | AI/O                                    | 33V       | 4/8/12/16 mA | PD4                                                                                                                                                                                                                                                             |  |  |  |  |
| 10    | 14    | PD5                 | AI/O                                    | 33V       | 4/8/12/16 mA | PD5                                                                                                                                                                                                                                                             |  |  |  |  |
| 11    | 15    | PC4                 | I/O                                     | 33V       | 4/8/12/16 mA | PC4                                                                                                                                                                                                                                                             |  |  |  |  |
| 12    | 19    | PC5                 | I/O                                     | 33V       | 4/8/12/16 mA | PC5                                                                                                                                                                                                                                                             |  |  |  |  |
| 13    | 17    | PC8                 | I/O                                     | 33V       | 4/8/12/16 mA | PC8                                                                                                                                                                                                                                                             |  |  |  |  |
| 14    | 18    | PC9                 | I/O                                     | 33V       | 4/8/12/16 mA | PC9                                                                                                                                                                                                                                                             |  |  |  |  |
| 15    | 19    | PC6                 | I/O                                     | 33V       | 4/8/12/16 mA | PC6                                                                                                                                                                                                                                                             |  |  |  |  |
| 15    | 19    | USBDM               | AI/O                                    | _         | _            | USB Differential data bus conforming to the Universal Serial Bus standard.                                                                                                                                                                                      |  |  |  |  |
| 16    | 20    | USBDP               | AI/O                                    |           |              | USB Differential data bus conforming to the Universal Serial Bus standard.                                                                                                                                                                                      |  |  |  |  |
| 16    | 20    | PC7                 | I/O                                     | 33V       | 4/8/12/16 mA | PC7                                                                                                                                                                                                                                                             |  |  |  |  |
| 17    | 21    | CLDO                | Ρ                                       | _         | _            | Core power LDO 1.5 V output It must be connected a 2.2 $\mu F$ capacitor as close as possible between this pin and VSS_1.                                                                                                                                       |  |  |  |  |
| 18    | 22    | VDD_1               | Р                                       | _         | —            | Voltage for digital I/O                                                                                                                                                                                                                                         |  |  |  |  |
| 19    | 23    | VSS_1               | Р                                       | —         | —            | Ground reference for digital I/O                                                                                                                                                                                                                                |  |  |  |  |
| 20    | 24    | nRST <sup>(3)</sup> | l<br>(V <sub>DD</sub> )                 | 33V_PU    |              | External reset pin and external wakeup pin in the Power-Down mode.                                                                                                                                                                                              |  |  |  |  |
| 21    | 25    | VLCD                | Ρ                                       | _         | _            | Voltage for LCD power supply<br>It must be connected a 2.2 µF capacitor as close<br>as possible between this pin and VSS_1 for LCD<br>supply power with internal charge pump mode, or<br>connected a general bypass capacitor for external<br>LCD supply power. |  |  |  |  |
| 22    | 26    | PB10 <sup>(3)</sup> | AI/O<br>(V <sub>DD</sub> )              | 33V       | 4/8/12/16 mA | X32KIN                                                                                                                                                                                                                                                          |  |  |  |  |
| 23    | 27    | PB11 <sup>(3)</sup> | AI/O<br>(V <sub>DD</sub> )              | 33V       | 4/8/12/16 mA | X32KOUT                                                                                                                                                                                                                                                         |  |  |  |  |
| 24    | 28    | PB12 <sup>(3)</sup> | I/O<br>(V <sub>DD</sub> )               | 33V       | 4/8/12/16 mA | RTCOUT                                                                                                                                                                                                                                                          |  |  |  |  |
| 25    | 29    | PD0                 | I/O                                     | 33V       | 4/8/12/16 mA | PD0                                                                                                                                                                                                                                                             |  |  |  |  |
| 26    | 30    | PB13                | AI/O                                    | 33V       | 4/8/12/16 mA | XTALIN                                                                                                                                                                                                                                                          |  |  |  |  |
| 27    | 31    | PB14                | AI/O                                    | 33V       | 4/8/12/16 mA | XTALOUT                                                                                                                                                                                                                                                         |  |  |  |  |
| 28    | 32    | PB15                | I/O                                     | 33V       | 4/8/12/16 mA | PB15                                                                                                                                                                                                                                                            |  |  |  |  |

## Table 4. Pin Description



| Pin N      | umber      | Din   |                     | 1/0                      | Output       | Description                                                         |  |  |
|------------|------------|-------|---------------------|--------------------------|--------------|---------------------------------------------------------------------|--|--|
| 64<br>LQFP | 80<br>LQFP | Name  | Type <sup>(1)</sup> | Structure <sup>(2)</sup> | Driving      | Default Function (AF0)                                              |  |  |
| 29         | 33         | PC0   | I/O                 | 33V                      | 4/8/12/16 mA | PC0                                                                 |  |  |
| 30         | 34         | PC10  | I/O                 | 33V                      | 4/8/12/16 mA | PC10                                                                |  |  |
| 31         | 38         | PC11  | I/O                 | 33V                      | 4/8/12/16 mA | PC11                                                                |  |  |
| 32         | 39         | PC12  | I/O                 | 33V                      | 4/8/12/16 mA | PC12                                                                |  |  |
| 33         | 40         | PC13  | I/O                 | 33V                      | 4/8/12/16 mA | PC13                                                                |  |  |
| 34         | 41         | PA8   | I/O                 | 33V                      | 4/8/12/16 mA | PA8                                                                 |  |  |
| 35         | 42         | PA9   | I/O                 | 33V_PU                   | 4/8/12/16 mA | PA9_BOOT                                                            |  |  |
| 36         | 43         | PA10  | I/O                 | 33V                      | 4/8/12/16 mA | PA10                                                                |  |  |
| 37         | 44         | PA11  | I/O                 | 33V                      | 4/8/12/16 mA | PA11                                                                |  |  |
| 38         | 45         | PA12  | I/O                 | 33V_PU                   | 4/8/12/16 mA | SWCLK                                                               |  |  |
| 39         | 46         | PA13  | I/O                 | 33V_PU                   | 4/8/12/16 mA | SWDIO                                                               |  |  |
| 40         | 47         | PA14  | I/O                 | 33V                      | 4/8/12/16 mA | PA14                                                                |  |  |
|            | 48         | PA15  | I/O                 | 33V                      | 4/8/12/16 mA | PA15                                                                |  |  |
| 41         | 51         | PB0   | I/O                 | 33V                      | 4/8/12/16 mA | PB0                                                                 |  |  |
| 42         | 52         | PB1   | I/O                 | 33V                      | 4/8/12/16 mA | PB1                                                                 |  |  |
|            | 53         | PD1   | I/O                 | 33V                      | 4/8/12/16 mA | PD1                                                                 |  |  |
|            | 54         | PD2   | I/O                 | 33V                      | 4/8/12/16 mA | PD2                                                                 |  |  |
|            | 55         | PD3   | I/O                 | 33V                      | 4/8/12/16 mA | PD3                                                                 |  |  |
| 43         | 56         | DVSS  | Р                   | _                        |              | Ground reference for 24-bit ADC module                              |  |  |
| 44         | 57         | DVDD  | Р                   | _                        | —            | Digital power supply for 24-bit ADC module                          |  |  |
| 45         | 58         | SCL   | I                   | _                        | —            | 24-bit ADC module I <sup>2</sup> C interface clock line             |  |  |
| 46         | 59         | SDA   | I/O                 | —                        | —            | 24-bit ADC module I <sup>2</sup> C interface data line              |  |  |
| 47         | 60         | DRDYB | 0                   |                          | _            | 24-bit ADC data ready indication. Indicates valid data by going low |  |  |
| 48         | 61         | AVDD  | Р                   | —                        | —            | 24-bit ADC analogy positive power supply                            |  |  |
| 48         | 61         | VREFP | AI                  | —                        | —            | 24-bit ADC positive reference input                                 |  |  |
| 49         | 62         | VREFN | AI                  |                          |              | 24-bit ADC negative reference input                                 |  |  |
| 49         | 62         | AVSS  | Р                   |                          |              | 24-bit ADC analogy negative power supply                            |  |  |
| 50         | 63         | VCM   | AO                  |                          |              | 24-bit ADC internal Common Mode voltage output                      |  |  |
| 51         | 64         | AN0   | AI                  |                          |              | 24-bit ADC input channel 0                                          |  |  |
| 52         | 65         | AN1   | AI                  |                          |              | 24-bit ADC input channel 1                                          |  |  |
| 53         | 66         | AN3   | AI                  |                          |              | 24-bit ADC input channel 3                                          |  |  |
| 54         | 67         | AN2   | AI                  |                          |              | 24-bit ADC input channel 2                                          |  |  |
|            | 69         | PB2   | I/O                 | 33V                      | 4/8/12/16 mA | PD1                                                                 |  |  |
|            | 70         | PB3   | I/O                 | 33V                      | 4/8/12/16 mA | PD2                                                                 |  |  |
|            | 71         | PB4   | I/O                 | 33V                      | 4/8/12/16 mA | PD3                                                                 |  |  |
|            | 72         | PB5   | I/O                 | 33V                      | 4/8/12/16 mA |                                                                     |  |  |
|            | 73         | PC14  | I/O                 | 33V                      | 4/8/12/16 mA |                                                                     |  |  |
|            | 74         | PC15  | I/O                 | 33V                      | 4/8/12/16 mA |                                                                     |  |  |
|            | 75         | VDD_3 | Р                   |                          |              | Voltage for digital I/O                                             |  |  |



| Pin N      | umber      | Din   |                     | 1/0                      | Output       | Description                      |
|------------|------------|-------|---------------------|--------------------------|--------------|----------------------------------|
| 64<br>LQFP | 80<br>LQFP | Name  | Type <sup>(1)</sup> | Structure <sup>(2)</sup> | Driving      | Default Function (AF0)           |
|            | 76         | VSS_3 | Р                   | —                        | —            | Ground reference for digital I/O |
| 55         | 49         | VDD_2 | Р                   | —                        | —            | Voltage for digital I/O          |
| 56         | 50         | VSS_2 | Р                   | —                        |              | Ground reference for digital I/O |
| 57         | 77         | PC1   | I/O                 | 33V                      | 4/8/12/16 mA | PC1                              |
| 58         | 78         | PC2   | I/O                 | 33V                      | 4/8/12/16 mA | PC2                              |
| 59         | 79         | PC3   | I/O                 | 33V                      | 4/8/12/16 mA | PC3                              |
| 60         | 80         | PB6   | I/O                 | 33V                      | 4/8/12/16 mA | PB6                              |
| 61         | 1          | PB7   | I/O                 | 33V                      | 4/8/12/16 mA | PB7                              |
| 62         | 2          | PB8   | I/O                 | 33V                      | 4/8/12/16 mA | PB8                              |
| 63         | 3          | VDDA  | Р                   | _                        |              | Analog voltage for 12-bit ADC    |
| 64         | 4          | VSSA  | Р                   | _                        |              | Ground reference for 12-bit ADC  |

Note: 1. I = Input, O = Output, A = Analog Port, P = Power Supply,  $V_{DD}$  =  $V_{DD}$  Power.

2. 33V = 3.3 V tolerant, PU = Pull-up.

3. These pins are located at the  $V_{\mbox{\scriptsize DD}}$  power domain.



# **6** Electrical Characteristics

# **Absolute Maximum Ratings**

The following table shows the absolute maximum ratings of the device. These are stress ratings only. Stresses beyond absolute maximum ratings may cause permanent damage to the device. Note that the device is not guaranteed to operate properly at the maximum ratings. Exposure to the absolute maximum rating conditions for extended periods may affect device reliability.

| Symbol           | Parameter                                         | Min.                   | Max.                   | Unit |
|------------------|---------------------------------------------------|------------------------|------------------------|------|
| V <sub>DD</sub>  | External Main Supply Voltage                      | V <sub>SS</sub> - 0.3  | V <sub>SS</sub> + 3.6  | V    |
| V <sub>DDA</sub> | External Analog Supply Voltage                    | V <sub>SSA</sub> - 0.3 | V <sub>SSA</sub> + 3.6 | V    |
| V <sub>LCD</sub> | LCD Supply Voltage                                | V <sub>SS</sub> - 0.3  | V <sub>SS</sub> + 3.6  | V    |
| V <sub>IN</sub>  | Input Voltage on I/O                              | V <sub>ss</sub> - 0.3  | V <sub>DD</sub> + 0.3  | V    |
| $DV_{DD}$        | 24-bit A/D Converter Module Supply Voltage        | DV <sub>SS</sub> - 0.3 | DV <sub>SS</sub> + 6.0 | V    |
| T <sub>A</sub>   | Ambient Operating Temperature Range               | -40                    | 85                     | °C   |
| T <sub>STG</sub> | Storage Temperature Range                         | -60                    | 150                    | °C   |
| TJ               | Maximum Junction Temperature                      |                        | 125                    | °C   |
| PD               | Total Power Dissipation                           | _                      | 500                    | mW   |
| $V_{\text{ESD}}$ | Electrostatic Discharge Voltage – Human Body Mode | -4000                  | +4000                  | V    |

#### Table 5. Absolute Maximum Ratings

# **Recommended DC Operating Conditions**

#### Table 6. Recommended DC Operating Conditions

 $T_{\text{A}}$  = 25 °C, unless otherwise specified.

| Symbol           | Parameter                | Conditions | Min. | Тур. | Max. | Unit |
|------------------|--------------------------|------------|------|------|------|------|
| V <sub>DD</sub>  | Operating Voltage        |            | 1.65 | 3.3  | 3.6  | V    |
| V <sub>DDA</sub> | Analog Operating Voltage |            | 2.5  | 3.3  | 3.6  | V    |
| $V_{LCD}$        | LCD Operating Voltage    | —          | 2.2  | 3.3  | 3.6  | V    |

# **On-Chip LDO Voltage Regulator Characteristics**

## Table 7. LDO Characteristics

#### $T_A$ = 25 °C, unless otherwise specified.

| Symbol           | Parameter                            | Conditions                                                                                                       | Min.  | Тур. | Max. | Unit |
|------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------|-------|------|------|------|
| $V_{LDO}$        | Internal Regulator Output<br>Voltage | $V_{DD} \ge 1.65$ V Regulator input<br>@ I <sub>LDO</sub> = 10 mA and voltage<br>variant = ± 5 %, after trimming | 1.425 | 1.5  | 1.57 | V    |
| I <sub>LDO</sub> | Output Current                       | $V_{DD}$ = 2.0 V ~ 3.6 V Regulator<br>input @ V <sub>LDO</sub> = 1.5 V                                           |       | 30   | 35   | m۸   |
|                  | Culput Cultent                       | $V_{DD}$ = 1.65 V ~ 2.0 V Regulator input @ V <sub>LDO</sub> = 1.5 V                                             |       | 20   | 25   | ΠA   |



| Symbol           | Parameter                                                            | Conditions                                                                   | Min. | Тур. | Max. | Unit |
|------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------|------|------|------|------|
| C <sub>LDO</sub> | External Filter Capacitor<br>Value for Internal Core<br>Power Supply | The capacitor value is<br>dependent on the core power<br>current consumption | 1    | 2.2  | —    | μF   |

# **On-Chip Ultra-low Power LDO Voltage Regulator Characteristics**

## Table 8. ULDO Characteristics

| $I_A = 25$ C, unless otherwise specified | TA | = 25 | °C, | unless | otherwise | specified |
|------------------------------------------|----|------|-----|--------|-----------|-----------|
|------------------------------------------|----|------|-----|--------|-----------|-----------|

| Symbol            | Parameter                                                            | Conditions                                                                                                    | Min.  | Тур. | Max. | Unit |
|-------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------|------|------|------|
| V <sub>ULDO</sub> | Internal Regulator Output<br>Voltage                                 | $V_{DD} \ge 1.65$ V Regulator input @<br>$I_{ULDO} = 2$ mA and voltage variant<br>$= \pm 5$ %, after trimming | 1.425 | 1.5  | 1.57 | V    |
| I <sub>ULDO</sub> | Output Current                                                       | $V_{DD}$ = 1.65 V ~ 3.6 V<br>Regulator input @ V <sub>ULDO</sub> = 1.5 V                                      | _     | 2    | 5    | mA   |
| C <sub>LDO</sub>  | External Filter Capacitor<br>Value for Internal Core<br>Power Supply | The capacitor value is<br>dependent on the core power<br>current consumption                                  | 1     | 2.2  |      | μF   |

## **Power Consumption**

## Table 9. Power Consumption Characteristics

| T <sub>A</sub> = 25 °C, unle |           |        |                                                                     |                          |      |                       | wise sp | ecified. |
|------------------------------|-----------|--------|---------------------------------------------------------------------|--------------------------|------|-----------------------|---------|----------|
| Symbol                       | Doromotor | £      | Condit                                                              | iono                     | Tun  | Max. @ T <sub>A</sub> |         | Unit     |
| Symbol                       | Parameter | HCLK   | Condit                                                              | 10115                    | тур. | 25 °C                 | 85 °C   | Unit     |
|                              | Run Mode  | 60 MHz | $V_{DD} = V_{LCD} = 3.3 \text{ V},$<br>HSI = 8 MHz,<br>PLL = 60 MHz | All peripherals enabled  | 14.9 | 17.0                  | _       | mA       |
|                              |           |        |                                                                     | All peripherals disabled | 6.9  | 7.9                   | _       |          |
|                              |           | 40 MHz | $V_{DD} = V_{LCD} = 3.3 \text{ V},$<br>HSI = 8 MHz,<br>PLL = 40 MHz | All peripherals enabled  | 11.9 | 13.6                  |         |          |
|                              |           |        |                                                                     | All peripherals disabled | 6.5  | 7.4                   | _       |          |
|                              |           | 20 MHz | $V_{DD} = V_{LCD} = 3.3 \text{ V},$<br>HSI = 8 MHz,<br>PLL = 40 MHz | All peripherals enabled  | 6.2  | 7.1                   | _       |          |
| IDD                          |           |        |                                                                     | All peripherals disabled | 3.2  | 3.6                   | _       |          |
|                              |           |        | $V_{DD} = V_{LCD} = 3.3 V,$                                         | All peripherals enabled  | 3.2  | 3.6                   | —       |          |
|                              |           |        | HSI = 8 MHz,<br>PLL = off                                           | All peripherals disabled | 1.4  | 1.6                   | —       |          |
|                              |           | 32 kHz | $V_{DD} = V_{LCD} = 3.3 V,$<br>LSI = 32 kHz,<br>LDO off, ULDO on    | All peripherals enabled  | 13.2 | 17.5                  |         |          |
|                              |           |        |                                                                     | All peripherals disabled | 9.2  | 12.2                  | _       | μΑ       |



| Cumph of        | Deveneter            | £      | Conditiono                                                                                                                                                                 |                            | True | Max. @ T <sub>A</sub> |       | Unit |
|-----------------|----------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------|-----------------------|-------|------|
| Symbol          | Parameter            | THCLK  | Condit                                                                                                                                                                     | ions                       | тур. | 25 °C                 | 85 °C | Unit |
|                 |                      | 60 MH- | $V_{DD} = V_{LCD} = 3.3 \text{ V},$                                                                                                                                        | All peripherals enabled    | 10.3 | 11.8                  | —     |      |
|                 | Sleep Mode           |        | PLL = 60  MHz                                                                                                                                                              | All peripherals disabled   | 1.5  | 1.7                   | _     |      |
|                 |                      | 40 MHz | $V_{DD} = V_{LCD} = 3.3 \text{ V},$                                                                                                                                        | All peripherals enabled    | 7.1  | 8.1                   | _     |      |
| lee.            |                      |        | HSI = 8 MHZ,<br>PLL = 40 MHZ                                                                                                                                               | All peripherals disabled   | 1.2  | 1.3                   | _     |      |
| מטי             |                      | 20 MHz | $V_{DD} = V_{LCD} = 3.3 \text{ V},$                                                                                                                                        | All peripherals enabled    | 4.2  | 4.8                   | _     | ША   |
|                 |                      |        | HSI = 8 MHZ,<br>PLL = 40 MHz                                                                                                                                               | All peripherals disabled   | 0.9  | 1.0                   | —     |      |
|                 |                      | 8 MHz  | $V_{DD} = V_{LCD} = 3.3 \text{ V},$<br>HSI = 8 MHz,<br>PLL = off                                                                                                           | All peripherals enabled    | 2.4  | 2.7                   | —     |      |
|                 |                      |        |                                                                                                                                                                            | All peripherals disabled   | 0.4  | 0.5                   | _     |      |
|                 | Deep-Sleep 1<br>Mode | _      | $V_{DD} = V_{LCD} = 3.3 \text{ V}, \text{HSI/HSE/PLL}$<br>clock off, LDO off, ULDO on,<br>LSE off, LSI on, RTC on                                                          |                            | 5.0  | 7.6                   | _     | μΑ   |
|                 |                      |        | $V_{DD}$ = $V_{LCD}$ = 3.3 V, HSI/HSE/PLL<br>clock off, LDO off, ULDO on,<br>LSE off, LSI on, RTC on, LDO off                                                              |                            | 5.0  | 7.6                   |       |      |
| I <sub>DD</sub> | Deep-Sleep 2<br>Mode |        | $V_{DD} = V_{LCD} = 3.3 \text{ V}, \text{HSI/HSE/PLL}$<br>clock off, LDO off, ULDO on,<br>LSE off, LSI on, RTC off, LCD on <sup>(5)</sup> ,<br>external $V_{LCD} = V_{DD}$ |                            | 7.5  |                       | _     | μA   |
|                 |                      |        | $V_{DD}$ = 2.7 V, $V_{LCD}$ = 3.25 V, HSI/<br>HSE/PLL clock off, LDO off,<br>ULDO on, LSE off, LSI on, RTC off,<br>LCD on <sup>(6)</sup> , internal V <sub>LCD</sub> pump  |                            | 55.3 | _                     |       |      |
|                 | Power-Down           |        | $V_{DD}$ = $V_{LCD}$ = 3.3 V, LDO and ULDO off, LSE off, LSI on, RTC on                                                                                                    |                            | 1.40 | 2.15                  |       |      |
|                 | Mode                 |        | $V_{DD} = V_{LCD} = 3.3 V,$<br>ULDO off. LSE off.                                                                                                                          | LDO and<br>LSI on. RTC off | 1.30 | 1.30                  | —     | μЛ   |

Note: 1. HSE means high speed external oscillator. HSI means 8 MHz high speed internal oscillator.

2. LSE means 32.768 kHz low speed external oscillator. LSI means 32 kHz low speed internal oscillator.

3. RTC means real time clock.

- 4. Code = while (1) { 208 NOP } executed in Flash.
- 5. LCD enabled with external VLCD, 1/4 duty, 1/3 bias, division ratio = 64, high drive disabled, all pixels active, no LCD connected.
- 6. LCD enabled with internal VLCD, 1/4 duty, 1/3 bias, division ratio = 64, high drive disabled, all pixels active, no LCD connected.



# **Reset and Supply Monitor Characteristics**

### Table 10. V<sub>DD</sub> Power Reset Characteristics

|                      | $T_A = 25$ °C, unless otherwise specified.                |                                 |      |      |      |      |  |  |  |  |
|----------------------|-----------------------------------------------------------|---------------------------------|------|------|------|------|--|--|--|--|
| Symbol               | Parameter                                                 | Conditions                      | Min. | Тур. | Max. | Unit |  |  |  |  |
| $V_{\text{DD}}$      | Operation Voltage                                         | $T_A$ = -40 °C ~ 85 °C          | 0.6  | —    | 3.6  | V    |  |  |  |  |
| V <sub>POR</sub>     | Power On Reset Threshold (Rising Voltage on $V_{DD}$ )    | T <sub>A</sub> = -40 °C ~ 85 °C | 1.4  | 1.55 | 1.65 | V    |  |  |  |  |
| V <sub>PDR</sub>     | Power Down Reset Threshold (Falling Voltage on $V_{DD}$ ) | T <sub>A</sub> = -40 °C ~ 85 °C | 1.27 | 1.45 | 1.57 | V    |  |  |  |  |
| V <sub>PORHYST</sub> | POR Hysteresis                                            | —                               | —    | 100  | —    | mV   |  |  |  |  |
| t <sub>POR</sub>     | Reset Delay Time                                          | V <sub>DD</sub> = 3.3 V         | —    | 0.1  | 0.2  | ms   |  |  |  |  |

Note: 1. Data based on characterization results only, not tested in production.

2. Guaranteed by design, not tested in production.

3. If the LDO is turned on, the V<sub>DD</sub> POR has to be in the de-assertion condition. When the V<sub>DD</sub> POR is in the assertion state then the LDO and ULDO will be turned off.

#### Table 11. LVD/BOD Characteristics

|                    | $T_A = 25$ °C, unless otherwise specified |                                 |                              |      |      |      |      |  |  |
|--------------------|-------------------------------------------|---------------------------------|------------------------------|------|------|------|------|--|--|
| Symbol             | Parameter                                 | Con                             | ditions                      | Min. | Тур. | Max. | Unit |  |  |
| V                  | Voltage of Prown Out Detection            | After factory-                  | $V_{\text{DD}}$ Falling edge | 1.62 | 1.68 | 1.74 | V    |  |  |
| VBOD               | voltage of Brown Out Detection            | trimmed                         | V <sub>DD</sub> Rising edge  | 1.68 | 1.74 | 1.8  |      |  |  |
| VBODHYST           | BOD Hysteresis                            | V <sub>DD</sub> = 2.0 V         |                              | _    | 60   |      | mV   |  |  |
|                    | Voltage of Low Voltage Detection          | V <sub>DD</sub> Falling<br>edge | LVDS = 000                   | 1.67 | 1.75 | 1.83 | V    |  |  |
|                    |                                           |                                 | LVDS = 001                   | 1.87 | 1.95 | 2.03 | V    |  |  |
|                    |                                           |                                 | LVDS = 010                   | 2.07 | 2.15 | 2.23 | V    |  |  |
|                    |                                           |                                 | LVDS = 011                   | 2.27 | 2.35 | 2.43 | V    |  |  |
| VLVD               |                                           |                                 | LVDS = 100                   | 2.47 | 2.55 | 2.63 | V    |  |  |
|                    |                                           |                                 | LVDS = 101                   | 2.67 | 2.75 | 2.83 | V    |  |  |
|                    |                                           |                                 | LVDS = 110                   | 2.87 | 2.95 | 3.03 | V    |  |  |
|                    |                                           |                                 | LVDS = 111                   | 3.07 | 3.15 | 3.23 | V    |  |  |
| VLVDHYST           | LVD Hysteresis                            | V <sub>DD</sub> = 3.3 V         |                              | _    | 100  |      | mV   |  |  |
| t <sub>suLVD</sub> | LVD Setup Time                            | V <sub>DD</sub> = 3.3 V         |                              |      |      | 5    | μs   |  |  |
| t <sub>atLVD</sub> | LVD Active Delay Time                     | V <sub>DD</sub> = 3.3 V         |                              | _    | _    |      | ms   |  |  |
| IDDLVD             | Operation Current <sup>(3)</sup>          | V <sub>DD</sub> = 3.3 V         |                              | _    | 5    | 15   | μA   |  |  |

Note: 1. Data based on characterization results only, not tested in production.

2. Guaranteed by design, not tested in production.

3. Bandgap current is not included.

4. LVDS field is in the PWRCU LVDCSR register.



# **External Clock Characteristics**

#### Table 12. High Speed External Clock (HSE) Characteristics

| $I_A = 25$ C, unless otherwise specified. |                                                            |                                                                        |      |      |      |      |  |  |
|-------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------------|------|------|------|------|--|--|
| Symbol                                    | Parameter                                                  | Conditions                                                             | Min. | Тур. | Max. | Unit |  |  |
| V <sub>DD</sub>                           | Operation Voltage Range                                    | —                                                                      | 1.65 | —    | 3.6  | V    |  |  |
| $f_{CK_{HSE}}$                            | HSE Frequency                                              | —                                                                      | 4    | —    | 16   | MHz  |  |  |
| CL                                        | Load Capacitance                                           | $V_{DD}$ = 3.3 V, R <sub>ESR</sub> = 100 $\Omega$<br>@ 16 MHz          |      |      | 22   | pF   |  |  |
| R <sub>FHSE</sub>                         | Internal Feedback Resistor between XTALIN and XTALOUT pins | _                                                                      |      | 1    |      | MΩ   |  |  |
|                                           | Equivalent Series Resistance                               | V <sub>DD</sub> = 3.3 V, C <sub>L</sub> = 12 pF<br>@ 16 MHz, HSEDR = 0 |      | _    | 160  | Ω    |  |  |
| I NESR                                    |                                                            | V <sub>DD</sub> = 2.5 V, C <sub>L</sub> = 12 pF<br>@ 16 MHz, HSEDR = 1 |      |      |      |      |  |  |
| $D_{HSE}$                                 | HSE Oscillator Duty Cycle                                  | —                                                                      | 40   | —    | 60   | %    |  |  |
| IDDHSE                                    | HSE Oscillator Current<br>Consumption                      | V <sub>DD</sub> = 3.3 V @ 16 MHz                                       |      | TBD  | —    | mA   |  |  |
| I <sub>PWDHSE</sub>                       | HSE Oscillator Power Down<br>Current                       | V <sub>DD</sub> = 3.3 V                                                |      |      | 0.01 | μΑ   |  |  |
| t <sub>SUHSE</sub>                        | HSE Oscillator Startup Time                                | V <sub>DD</sub> = 3.3 V                                                | —    | —    | 4    | ms   |  |  |

## Table 13. Low Speed External Clock (LSE) Characteristics

| T <sub>A</sub> = 25°C, unless otherwise specified |                                                   |                                                                                                                                                                                                                             |      |        |      |      |  |  |  |  |
|---------------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|------|------|--|--|--|--|
| Symbol                                            | Parameter                                         | Conditions                                                                                                                                                                                                                  | Min. | Тур.   | Max. | Unit |  |  |  |  |
| V <sub>DD</sub>                                   | Operation Voltage Range                           | —                                                                                                                                                                                                                           | 1.65 | —      | 3.6  | V    |  |  |  |  |
| $f_{CK\_LSE}$                                     | LSE Frequency                                     | V <sub>DD</sub> = 1.65 V ~ 3.6 V                                                                                                                                                                                            | —    | 32.768 | —    | kHz  |  |  |  |  |
| R <sub>F</sub>                                    | Internal Feedback Resistor                        | —                                                                                                                                                                                                                           | —    | 10     | —    | MΩ   |  |  |  |  |
| R <sub>ESR</sub>                                  | Equivalent Series Resistance                      | V <sub>DD</sub> = 3.3 V                                                                                                                                                                                                     | 30   | —      | TBD  | kΩ   |  |  |  |  |
| CL                                                | Recommended Load<br>Capacitances                  | V <sub>DD</sub> = 3.3 V                                                                                                                                                                                                     | 6    |        | TBD  | pF   |  |  |  |  |
| I <sub>ddlse</sub>                                | Oscillator Supply Current<br>(High Current Mode)  | $ \begin{split} &f_{CK\_LSE} = 32.768 \text{ kHz} \\ &R_{ESR} = 50 \text{ k}\Omega,  C_L \geq 7 \text{ pF} \\ &V_{DD} = 1.65 \text{ V} \sim 2.7 \text{ V} \\ &T_A = -40 ^\circ\text{C} \sim 85 ^\circ\text{C} \end{split} $ | _    | 3.3    | 6.3  | μΑ   |  |  |  |  |
|                                                   | Oscillator Supply Current<br>(Low Current Mode)   | $ \begin{split} f_{CK\_LSE} &= 32.768 \text{ kHz} \\ R_{ESR} &= 50 \text{ k}\Omega,  C_L < 7 \text{ pF} \\ V_{DD} &= 1.65 \text{ V} \sim 3.6 \text{ V} \\ T_A &= -40 ^\circ\text{C} \sim 85 ^\circ\text{C} \end{split} $    | —    | 1.8    | 3.3  | μΑ   |  |  |  |  |
|                                                   | LSE Oscillator Power Down<br>Current              |                                                                                                                                                                                                                             | —    | —      | 0.01 | μA   |  |  |  |  |
| t <sub>SULSE</sub>                                | LSE Oscillator Startup Time<br>(Low Current Mode) | $    f_{CK\_LSE} = 32.768 \text{ kHz}, \\ V_{DD} = 1.65 \text{ V} \sim 3.6 \text{ V} $                                                                                                                                      | 500  | _      |      | ms   |  |  |  |  |

Note: The following guidelines are recommended to increase the stability of the crystal circuit of the HSE / LSE clock in the PCB layout.

1. The crystal oscillator should be located as close as possible to the MCU to keep the trace length as short as possible to reduce the parasitic capacitance.

2. Shield lines in the vicinity of the crystal by using a ground plane to isolate signals and reduce noise.

3. Keep the high frequency signal lines away from the crystal area to prevent the crosstalk adverse effects.



# **Internal Clock Characteristics**

|                     |                                                         | T <sub>A</sub> = 25 °C                                              | C, unles | s other | wise sp | ecified. |
|---------------------|---------------------------------------------------------|---------------------------------------------------------------------|----------|---------|---------|----------|
| Symbol              | Parameter                                               | Conditions                                                          | Min.     | Тур.    | Max.    | Unit     |
| $V_{\text{DD}}$     | Operation Voltage Range                                 | T <sub>A</sub> = -40 °C ~ 85 °C                                     | 1.65     | —       | 3.6     | V        |
| f <sub>CK_HSI</sub> | HSI Frequency                                           | V <sub>DD</sub> = 3.3 V                                             | —        | 8       |         | MHz      |
| ACC <sub>HSI</sub>  | Factory Calibrated HSI Oscillator<br>Frequency Accuracy | V <sub>DD</sub> = 3.3 V, T <sub>A</sub> = 25 °C                     | -1       | —       | 1       | %        |
|                     |                                                         | V <sub>DD</sub> = 1.65 V ~ 3.6 V<br>T <sub>A</sub> = -20 °C ~ 60 °C | -2.5     |         | 2.5     | %        |
|                     |                                                         | V <sub>DD</sub> = 1.65 V ~ 3.6 V<br>T <sub>A</sub> = -40 °C ~ 85 °C | -3       |         | 3       | %        |
| Duty                | Duty Cycle                                              | f <sub>CK_HSI</sub> = 8 MHz                                         | 35       |         | 65      | %        |
| I                   | Oscillator Supply Current                               | f – 9 MU-7                                                          | —        | 300     | 500     | μA       |
| IDDHSI              | HSI Oscillator Power Down Current                       |                                                                     | _        | _       | 0.05    | μA       |
| t <sub>sunsi</sub>  | HSI Oscillator Startup Time                             | f <sub>CK_HSI</sub> = 8 MHz                                         | _        | _       | 10      | μs       |

#### Table 14. High Speed Internal Clock (HSI) Characteristics

#### Table 15. Low Speed Internal Clock (LSI) Characteristics

| $T_A =$ | 25 | °C. | unless | otherwise | specified. |
|---------|----|-----|--------|-----------|------------|
|---------|----|-----|--------|-----------|------------|

| Symbol              | Parameter                        | Conditions                                                                    | Min. | Тур. | Max. | Unit |
|---------------------|----------------------------------|-------------------------------------------------------------------------------|------|------|------|------|
| V <sub>DD</sub>     | Operation Voltage Range          | —                                                                             | 1.65 |      | 3.6  | V    |
| f <sub>CK_LSI</sub> | LSI Frequency                    | V <sub>DD</sub> = 3.3 V,<br>T <sub>A</sub> = -40 °C ~ 85 °C                   | 21   | 32   | 43   | kHz  |
| ACC <sub>LSI</sub>  | LSI Frequency Accuracy           | After factory-trimmed,<br>$V_{DD} = 3.3 \text{ V}, T_A = 25 ^{\circ}\text{C}$ | -10  |      | +10  | %    |
|                     | LSI Oscillator Operating Current | $V_{DD}$ = 3.3 V, $T_{A}$ = 25 °C                                             | —    | 0.4  | 0.8  | μA   |
| t <sub>SULSI</sub>  | LSI Oscillator Startup Time      | V <sub>DD</sub> = 3.3 V, T <sub>A</sub> = 25 °C                               | _    |      | 100  | μs   |

# **System PLL Characteristics**

### Table 16. System PLL Characteristics

| T. =  | = 25 | °C. | unless | otherwise   | specified |
|-------|------|-----|--------|-------------|-----------|
| • A - | - 20 | Ο,  | unicaa | 00101010030 | specificu |

| Symbol                    | Parameter               | Conditions | Min. | Тур. | Max. | Unit |
|---------------------------|-------------------------|------------|------|------|------|------|
| <b>f</b> <sub>PLLIN</sub> | System PLL Input Clock  | —          | 4    | —    | 16   | MHz  |
| f <sub>CK_PLL</sub>       | System PLL Output Clock | —          | 16   | —    | 60   | MHz  |
| t <sub>LOCK</sub>         | System PLL Lock Time    | —          |      | 200  |      | μs   |



# **USB PLL Characteristics**

### Table 17. USB PLL Characteristics

| Symbol             | Parameter            | Conditions | Min. | Тур. | Max. | Unit |
|--------------------|----------------------|------------|------|------|------|------|
| f <sub>PLLIN</sub> | USB PLL Input Clock  | —          | 4    | _    | 16   | MHz  |
| $f_{CK\_PLL}$      | USB PLL Output Clock | —          | 64   | —    | 96   | MHz  |
| t <sub>LOCK</sub>  | USB PLL Lock Time    | —          | _    | 200  | —    | μs   |

## **Memory Characteristics**

## Table 18. Flash Memory Characteristics

Conditions Symbol **Parameter** Min. Typ. Max. Unit Number of Guaranteed Program/Erase T<sub>A</sub> = -40 °C ~ 85 °C  $N_{\text{ENDU}}$ 10 K cycles Cycles before failure (Endurance) T<sub>A</sub> = -40 °C ~ 85 °C **Data Retention Time** 10 Years t<sub>RET</sub> \_ \_\_\_\_ T<sub>A</sub> = -40 °C ~ 85 °C Word Programming Time 20 μs  $\mathbf{t}_{\mathsf{PROG}}$ \_\_\_\_ Page Erase Time T<sub>A</sub> = −40 °C ~ 85 °C 2 ms  $\mathbf{t}_{\text{ERASE}}$ \_\_\_\_ \_\_\_\_ Mass Erase Time T<sub>A</sub> = -40 °C ~ 85 °C 10 ms \_\_\_\_ t<sub>MERASE</sub>

## I/O Port Characteristics

### Table 19. I/O Port Characteristics

|                  | $T_A = 25 \text{ °C}$ , unless otherwise specified. |           |                                                        |                        |                           |                        |      |  |  |  |
|------------------|-----------------------------------------------------|-----------|--------------------------------------------------------|------------------------|---------------------------|------------------------|------|--|--|--|
| Symbol           | Parameter                                           |           | Conditions                                             | Min.                   | Тур.                      | Max.                   | Unit |  |  |  |
|                  | Low Level Input                                     | 3.3 V I/O | Vı = V <sub>ss</sub> , On-chip pull-up                 | —                      | —                         | 3                      |      |  |  |  |
| ΙIL              | Current                                             | Reset pin | resistor disabled                                      |                        |                           | 3                      | μΑ   |  |  |  |
| 1                | High Level Input<br>Current                         | 3.3 V I/O | $V_{I} = V_{DD}$ , On-chip pull-down resistor disabled |                        |                           | 3                      |      |  |  |  |
| ЧН               |                                                     | Reset pin |                                                        | —                      | —                         | 3                      | μΑ   |  |  |  |
| VIL              | Low Level Input<br>Voltage                          | 3.3 V I/O |                                                        | - 0.4                  |                           | V <sub>DD</sub> × 0.35 |      |  |  |  |
|                  |                                                     | Reset pin |                                                        | - 0.4                  |                           | V <sub>DD</sub> × 0.35 | v    |  |  |  |
| M                | High Level Input<br>Voltage                         | 3.3 V I/O |                                                        | V <sub>DD</sub> × 0.65 |                           | V <sub>DD</sub> + 0.4  | V    |  |  |  |
| VIH              |                                                     | Reset pin |                                                        | V <sub>DD</sub> × 0.65 |                           | V <sub>DD</sub> + 0.4  | V    |  |  |  |
| V <sub>HYS</sub> | Schmitt Trigger Input<br>Voltage Hysteresis         | 3.3 V I/O |                                                        |                        | 0.12<br>× V <sub>DD</sub> | —                      | m\/  |  |  |  |
|                  |                                                     | Reset pin |                                                        | _                      | 0.12<br>× V <sub>DD</sub> | _                      | IIIV |  |  |  |

 $T_A$  = 25 °C, unless otherwise specified

 $T_A = 25$  °C, unless otherwise specified.



| Symbol          | Parameter                                             | Conditions                                                      | Min.                     | Тур. | Max. | Unit |  |
|-----------------|-------------------------------------------------------|-----------------------------------------------------------------|--------------------------|------|------|------|--|
|                 |                                                       | 3.3 V I/O 4 mA drive, $V_{OL}$ = 0.4 V                          | 4                        |      |      |      |  |
|                 | Low Level Output                                      | 3.3 V I/O 8 mA drive, $V_{OL}$ = 0.4 V                          | 8                        |      |      |      |  |
| I <sub>OL</sub> | (GPIO Sink Current)                                   | 3.3 V I/O 12 mA drive, $V_{OL}$ = 0.4 V                         | 12                       | _    | _    | mA   |  |
|                 | (,                                                    | 3.3 V I/O 16 mA drive, $V_{OL}$ = 0.4 V                         | 16                       | _    | _    |      |  |
|                 |                                                       | 3.3 V I/O 4 mA drive, V <sub>OH</sub> = V <sub>DD</sub> - 0.4 V | 4                        |      |      |      |  |
| I <sub>он</sub> | High Level Output<br>Current<br>(GPIO Source Current) | 3.3 V I/O 8 mA drive, $V_{OH}$ = $V_{DD}$ - 0.4 V               | 8                        | _    | _    |      |  |
|                 |                                                       | 3.3 V I/O 12 mA drive, $V_{OH}$ = $V_{DD}$ - 0.4 V              | 12                       | _    | _    | mA   |  |
|                 |                                                       | 3.3 V I/O 16 mA drive, $V_{OH} = V_{DD} - 0.4$ V                | 16                       | _    | —    |      |  |
| V <sub>OL</sub> | Low Level Output<br>Voltage                           | 3.3 V 4 mA drive I/O, $I_{OL}$ = 4 mA                           |                          | _    | 0.4  |      |  |
|                 |                                                       | 3.3 V 8 mA drive I/O, $I_{OL}$ = 8 mA                           |                          |      | 0.4  | V    |  |
|                 |                                                       | 3.3 V 12 mA drive I/O, $I_{OL}$ = 12 mA                         |                          | _    | 0.4  | V    |  |
|                 |                                                       | 3.3 V 16 mA drive I/O, I <sub>OL</sub> = 16 mA                  |                          | _    | 0.4  |      |  |
|                 |                                                       | 3.3 V 4 mA drive I/O, I <sub>OH</sub> = 4 mA                    | V <sub>DD</sub> - 0.4    |      |      |      |  |
|                 | High Level Output                                     | 3.3 V 8 mA drive I/O, I <sub>OH</sub> = 8 mA                    | V <sub>DD</sub> - 0.4    |      |      |      |  |
| V <sub>OH</sub> | Voltage                                               | 3.3 V 12 mA drive I/O, I <sub>OH</sub> = 12 mA                  | V <sub>DD</sub> -<br>0.4 |      |      | V    |  |
|                 |                                                       | 3.3 V 16 mA drive I/O, I <sub>OH</sub> = 16 mA                  | V <sub>DD</sub> -<br>0.4 |      | _    |      |  |
| R <sub>PU</sub> | Internal Pull-up<br>Resistor                          | 3.3 V I/O, V <sub>DD</sub> = 3.3 V                              |                          | 60   | _    | kΩ   |  |
| R <sub>PD</sub> | Internal Pull-down<br>Resistor                        | 3.3 V I/O, V <sub>DD</sub> = 3.3 V                              |                          | 60   |      | kΩ   |  |

# **12-Bit ADC Characteristics**

## Table 20. ADC Characteristics

|                      | $T_A = 25 \text{ °C}$ , unless otherwise specified. |                          |      |                  |                  |                              |  |  |  |  |  |
|----------------------|-----------------------------------------------------|--------------------------|------|------------------|------------------|------------------------------|--|--|--|--|--|
| Symbol               | Parameter                                           | Conditions               | Min. | Тур.             | Max.             | Unit                         |  |  |  |  |  |
| V <sub>DDA</sub>     | A/D Converter Operating Voltage                     | —                        | 2.5  | 3.3              | 3.6              | V                            |  |  |  |  |  |
| VADCIN               | A/D Converter Input Voltage Range                   | —                        | 0    | —                | $V_{REF^+}$      | V                            |  |  |  |  |  |
| $V_{\text{REF+}}$    | A/D Converter Reference Voltage                     | —                        | —    | $V_{\text{DDA}}$ | $V_{\text{DDA}}$ | V                            |  |  |  |  |  |
| I <sub>ADC</sub>     | Current Consumption                                 | V <sub>DDA</sub> = 3.3 V | —    | 1                | TBD              | mA                           |  |  |  |  |  |
| I <sub>ADC_DN</sub>  | A/D Converter Power Down<br>Current Consumption     | V <sub>DDA</sub> = 3.3 V | —    | _                | 0.1              | μA                           |  |  |  |  |  |
| f <sub>ADC</sub>     | A/D Converter Clock Frequency                       | _                        | 0.7  |                  | 16               | MHz                          |  |  |  |  |  |
| fs                   | Sampling Rate                                       | _                        | 0.05 |                  | 1                | MHz                          |  |  |  |  |  |
| t <sub>DL</sub>      | Data Latency                                        |                          |      | 12.5             |                  | 1/f <sub>ADC</sub><br>Cycles |  |  |  |  |  |
| t <sub>s&amp;H</sub> | Sampling & Hold Time                                |                          | _    | 3.5              |                  | 1/f <sub>ADC</sub><br>Cycles |  |  |  |  |  |



| Symbol               | Parameter                        | Conditions                           | Min. | Тур. | Max. | Unit                         |
|----------------------|----------------------------------|--------------------------------------|------|------|------|------------------------------|
| t <sub>ADCCONV</sub> | A/D Converter Conversion Time    |                                      |      | 16   |      | 1/f <sub>ADC</sub><br>Cycles |
| Rı                   | Input Sampling Switch Resistance |                                      | —    | —    | 1    | kΩ                           |
| Cı                   | Input Sampling Capacitance       | No pin/pad capacitance included      |      | 4    |      | pF                           |
| t <sub>su</sub>      | Start Up Time                    |                                      | —    | —    | 1    | μs                           |
| Ν                    | Resolution                       |                                      | —    | 12   | —    | bits                         |
| INL                  | Integral Non-linearity Error     | $f_s$ = 750 kHz, $V_{DDA}$ = 3.3 V   | —    | ±2   | ±5   | LSB                          |
| DNL                  | Differential Non-linearity Error | $f_{s}$ = 750 kHz, $V_{DDA}$ = 3.3 V | —    | ±1   | —    | LSB                          |
| Eo                   | Offset Error                     | _                                    | _    |      | ±10  | LSB                          |
| E <sub>G</sub>       | Gain Error                       | _                                    | _    | _    | ±10  | LSB                          |

Note: 1. Guaranteed by design, not tested in production.

2. The figure below shows the equivalent circuit of the A/D Converter Sample-and-Hold input stage where C<sub>I</sub> is the storage capacitor, R<sub>I</sub> is the resistance of the sampling switch and R<sub>S</sub> is the output impedance of the signal source V<sub>S</sub>. Normally the sampling phase duration is approximately,  $3.5/f_{ADC}$ . The capacitance, C<sub>I</sub>, must be charged within this time frame and it must be ensured that the voltage at its terminals becomes sufficiently close to V<sub>S</sub> for accuracy. To guarantee this, R<sub>S</sub> is not allowed to have an arbitrarily large value.



#### Figure 7. ADC Sampling Network Model

The worst case occurs when the extremities of the input range (0 V and  $V_{REF}$ ) are sampled consecutively. In this situation a sampling error below 1/4 LSB is ensured by using the following equation:

$$R_{s} < \frac{3.5}{f_{ADC}C_{I}ln(2^{N+2})} - R_{I}$$

Where  $f_{ADC}$  is the ADC clock frequency and N is the ADC resolution (N = 12 in this case). A safe margin should be considered due to the pin/pad parasitic capacitances, which are not accounted for in this simple model.

If, in a system where the A/D Converter is used, there are no rail-to-rail input voltage variations between consecutive sampling phases,  $R_s$  may be larger than the value indicated by the equation above.



## **24-Bit ADC Characteristics**

## Table 21. 24-bit ADC Characteristics

|                                       | $DV_{DD} = AV_{DD}$ , $T_A = 25$ °C, unless otherwise specified |                                                                              |      |      |      |       |  |  |  |  |
|---------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------|------|------|------|-------|--|--|--|--|
| Symbol                                | Parameter                                                       | Conditions                                                                   | Min. | Тур. | Max. | Unit  |  |  |  |  |
| $AV_{DD}$                             | Supply Voltage for VCM, ADC, PGA                                |                                                                              | 2.4  | _    | 3.6  | V     |  |  |  |  |
| V <sub>OUT_VCM</sub>                  | VCM Output Voltage<br>(VCM Pin)                                 | $AV_{DD}$ = 3.3V, No load                                                    | -5%  | 1.25 | +5%  | V     |  |  |  |  |
| TC <sub>VCM</sub>                     | VCM Temperature<br>Coefficient                                  | Ta = -40 °C ~ 85 °C,<br>AV <sub>DD</sub> = 3.3 V,<br>$I_{LOAD}$ = 10 $\mu$ A |      | _    | 0.24 | mV/°C |  |  |  |  |
| $\Delta V_{\text{LINE}_{\text{VCM}}}$ | VCM Line Regulation                                             | $2.4 \text{ V} \le \text{AV}_{\text{DD}} \le 3.3 \text{ V},$<br>No load      |      | _    | 0.4  | %/V   |  |  |  |  |
| t <sub>VCMS</sub>                     | VCM Turn-on Stable Time                                         | $AV_{DD}$ = 3.3 V, No load                                                   |      | _    | 10   | ms    |  |  |  |  |
| I <sub>OH</sub>                       | Source Current for VCM<br>Pin                                   | $AV_{DD} = 3.3 \text{ V},$<br>$\Delta V_{OUT_VCM} = -2\%$                    | 3    | _    | _    | mA    |  |  |  |  |
| I <sub>OL</sub>                       | Sink Current for VCM Pin                                        | $AV_{DD} = 3.3 \text{ V},$<br>$\Delta V_{OUT_VCM} = +2\%$                    | 3    | _    | _    | mA    |  |  |  |  |
| -                                     |                                                                 |                                                                              |      | -    | -    | -     |  |  |  |  |

#### ADC & ADC Internal Reference Voltage (Sigma Delta ADC)

|                           |                                      | .ge (e.g                                                                               |    |       |      |     |
|---------------------------|--------------------------------------|----------------------------------------------------------------------------------------|----|-------|------|-----|
|                           |                                      | VCM enable,<br>VRBUFP = 1 and<br>VRBUFN = 1                                            |    | _     | 1120 | μA  |
|                           | Additional Current for<br>ADC Enable | VCM enable,<br>VRBUFP = 0 and<br>VRBUFN = 0                                            | _  | 820   | 970  | μA  |
|                           |                                      | VCM disable,<br>VRBUFP = 0 and<br>VRBUFN = 0                                           |    | 500   | 650  | μA  |
| <b>I</b> <sub>ADSTB</sub> | Standby Current                      | ADC off, no load                                                                       |    | —     | 1    | μA  |
|                           | Resolution                           | —                                                                                      |    | —     | 24   | bit |
| INL                       | Integral Non-linearity               | $AV_{DD} = 3.3 V,$<br>$V_{REF} = 1.25 V,$<br>$\Delta SI = \pm 450 mV,$<br>PGA Gain = 1 |    | ±50   | _    | ppm |
|                           | Noise Free Bits                      | $V_{REF}$ = 1.65 V, Gain = 32<br>Data rate = 10 Hz                                     |    | 17.5  |      | Bit |
| NFB                       |                                      | $V_{REF}$ = 1.65 V, Gain = 64<br>Data rate = 10 Hz                                     |    | 16.8  |      | Bit |
|                           |                                      | $V_{REF}$ = 1.65 V, Gain = 128<br>Data rate = 10 Hz                                    |    | 16.0  | —    | Bit |
|                           |                                      | V <sub>REF</sub> = 1.65 V, Gain = 32<br>Data rate = 10 Hz                              |    | 20.2  | —    | Bit |
| ENOB                      | Effective Number of Bits             | $V_{REF}$ = 1.65 V, Gain = 64<br>Data rate = 10 Hz                                     |    | 19.5  |      | Bit |
|                           |                                      | V <sub>REF</sub> = 1.65 V, Gain = 128<br>Data rate = 10 Hz                             |    | 18.7  |      | Bit |
| <b>f</b> <sub>ADCK</sub>  | ADC Clock Frequency                  | _                                                                                      | 40 | 409.6 | 440  | kHz |
|                           |                                      |                                                                                        |    |       |      |     |



| Symbol                       | Parameter                                     | Conditions                                                                                                | Min.                        | Тур. | Max.                        | Unit  |
|------------------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------------|------|-----------------------------|-------|
| f                            |                                               | f <sub>MCLK</sub> = 4.9152 MHz,<br>FLMS[2:0] = 000B                                                       | 5                           |      | 640                         | Hz    |
| IADO                         |                                               | f <sub>MCLK</sub> = 4.9152 MHz,<br>FLMS[2:0] = 010B                                                       | 12.5                        |      | 1600                        | Hz    |
| V <sub>REFP</sub>            |                                               | VREFS = 1, VRBUFP = 0,                                                                                    | $V_{REFN}$ +1               | —    | $AV_{DD}$                   | V     |
| V <sub>REFN</sub>            | External Reference Input                      | VRBUFN = 0                                                                                                | 0                           |      | $V_{REFP}$ -1               | V     |
| V <sub>REF</sub>             | Voltage                                       | $V_{REF} = (V_{REFP} - V_{REFN}) \times VGS$                                                              | 1                           |      | AV <sub>DD</sub> /2         | V     |
| PGA                          | ·                                             | ·                                                                                                         |                             |      |                             |       |
| $V_{\text{CM}_{\text{PGA}}}$ | Common Mode Voltage<br>Range                  | _                                                                                                         | 0.4                         |      | AV <sub>DD</sub><br>-0.95   | V     |
| $\Delta D_{I}$               | Differentail Input Voltage<br>Range           | Gain = PGS×AGS,<br>∆Dı = DI+ - DI-                                                                        | -V <sub>REF</sub> /<br>Gain |      | +V <sub>REF</sub> /<br>Gain | V     |
| Temperat                     | ure Sensor                                    | ·                                                                                                         |                             |      |                             |       |
| TC <sub>TS</sub>             | Temperature Sensor<br>Temperature Coefficient | Ta = -40°C~85°C,<br>V <sub>REF</sub> = 1.25 V,<br>VGS[1:0] = 00B<br>(Gain = 1), VRBUFP = 0,<br>VRBUFN = 0 |                             | 175  |                             | μV/°C |

# **Effective Number of Bits (ENOB)**

|           | V <sub>REF</sub> =1.65V, f <sub>ADCK</sub> =163kHz |      |      |      |      |      |      |      |  |  |
|-----------|----------------------------------------------------|------|------|------|------|------|------|------|--|--|
| Data Rate | PGA Gain                                           |      |      |      |      |      |      |      |  |  |
| (SPS)     | 1                                                  | 2    | 4    | 8    | 16   | 32   | 64   | 128  |  |  |
| 5         | 21.5                                               | 21.2 | 21.2 | 21.1 | 20.9 | 20.5 | 20.0 | 19.2 |  |  |
| 10        | 21.3                                               | 21.0 | 20.9 | 20.7 | 20.5 | 20.2 | 19.5 | 18.7 |  |  |
| 20        | 20.9                                               | 20.6 | 20.5 | 20.4 | 20.2 | 19.8 | 19.1 | 18.3 |  |  |
| 40        | 20.4                                               | 20.1 | 20.1 | 20.0 | 19.8 | 19.4 | 18.8 | 18.0 |  |  |
| 80        | 19.8                                               | 19.5 | 19.5 | 19.4 | 19.2 | 18.8 | 18.2 | 17.5 |  |  |
| 160       | 19.3                                               | 19.0 | 19.0 | 18.9 | 18.7 | 18.4 | 17.8 | 17.0 |  |  |
| 320       | 18.8                                               | 18.5 | 18.5 | 18.4 | 18.3 | 17.9 | 17.3 | 16.5 |  |  |
| 640       | 18.3                                               | 18.1 | 18.1 | 18.0 | 17.8 | 17.5 | 16.8 | 16.0 |  |  |

 $V_{REF}$ =1.65V,  $f_{ADCK}$ =409kHz

| Data Rate | PGA Gain |      |      |      |      |      |      |      |  |  |
|-----------|----------|------|------|------|------|------|------|------|--|--|
| (SPS)     | 1        | 2    | 4    | 8    | 16   | 32   | 64   | 128  |  |  |
| 12.5      | 21.8     | 21.4 | 21.2 | 21.1 | 20.7 | 20.3 | 19.5 | 18.6 |  |  |
| 25        | 21.4     | 21.1 | 20.9 | 20.7 | 20.3 | 19.7 | 19.0 | 18.2 |  |  |
| 50        | 20.9     | 20.6 | 20.5 | 20.3 | 19.9 | 19.4 | 18.6 | 17.7 |  |  |
| 100       | 20.4     | 20.2 | 20.0 | 19.8 | 19.4 | 18.9 | 18.1 | 17.3 |  |  |
| 200       | 19.8     | 19.4 | 19.3 | 19.2 | 18.9 | 18.4 | 17.7 | 16.8 |  |  |
| 400       | 19.0     | 18.8 | 18.7 | 18.6 | 18.4 | 17.8 | 17.2 | 16.3 |  |  |
| 800       | 18.7     | 18.4 | 18.3 | 18.2 | 17.9 | 17.4 | 16.7 | 15.8 |  |  |
| 1600      | 18.2     | 18.0 | 17.9 | 17.7 | 17.3 | 16.7 | 16.2 | 15.4 |  |  |



#### $V_{\text{REF}}\text{=}1.2\text{V}\text{, }f_{\text{ADCK}}\text{=}163\text{kHz}$

| Data Rate | PGA Gain |      |      |      |      |      |      |      |  |  |
|-----------|----------|------|------|------|------|------|------|------|--|--|
| (SPS)     | 1        | 2    | 4    | 8    | 16   | 32   | 64   | 128  |  |  |
| 5         | 20.6     | 20.4 | 20.4 | 20.3 | 20.3 | 20.1 | 19.6 | 18.9 |  |  |
| 10        | 20.5     | 20.3 | 20.3 | 20.2 | 20.0 | 19.9 | 19.2 | 18.4 |  |  |
| 20        | 20.3     | 19.9 | 19.9 | 19.8 | 19.7 | 19.4 | 18.8 | 18.0 |  |  |
| 40        | 19.8     | 19.5 | 19.5 | 19.4 | 19.2 | 18.9 | 18.3 | 17.5 |  |  |
| 80        | 19.3     | 19.1 | 19.1 | 19.0 | 18.8 | 18.5 | 17.8 | 17.0 |  |  |
| 160       | 19.0     | 18.8 | 18.7 | 18.6 | 18.3 | 18.0 | 17.4 | 16.5 |  |  |
| 320       | 18.5     | 18.2 | 18.2 | 18.1 | 17.8 | 17.5 | 16.9 | 16.1 |  |  |
| 640       | 17.9     | 17.7 | 17.7 | 17.6 | 17.3 | 17.0 | 16.4 | 15.6 |  |  |

 $V_{REF}$ =1.2V,  $f_{ADCK}$ =409kHz

| Data Rate | PGA Gain |      |      |      |      |      |      |      |  |  |
|-----------|----------|------|------|------|------|------|------|------|--|--|
| (SPS)     | 1        | 2    | 4    | 8    | 16   | 32   | 64   | 128  |  |  |
| 12.5      | 20.9     | 20.7 | 20.5 | 20.3 | 20.1 | 19.8 | 19.1 | 18.2 |  |  |
| 25        | 20.7     | 20.4 | 20.2 | 20.1 | 19.8 | 19.4 | 18.6 | 17.8 |  |  |
| 50        | 20.3     | 20.1 | 19.8 | 19.7 | 19.4 | 18.8 | 18.1 | 17.4 |  |  |
| 100       | 19.9     | 19.6 | 19.4 | 19.2 | 18.9 | 18.4 | 17.7 | 16.8 |  |  |
| 200       | 19.5     | 19.2 | 19.0 | 18.8 | 18.5 | 17.9 | 17.2 | 16.4 |  |  |
| 400       | 18.9     | 18.7 | 18.6 | 18.4 | 18.0 | 17.5 | 16.7 | 15.9 |  |  |
| 800       | 18.5     | 18.2 | 18.0 | 17.8 | 17.5 | 16.9 | 16.2 | 15.4 |  |  |
| 1600      | 17.9     | 17.6 | 17.5 | 17.3 | 16.9 | 16.4 | 15.7 | 14.9 |  |  |

# **Internal Reference Voltage Characteristics**

## Table 22. Internal Reference Voltage Characteristics

|                     |                                                        | <b>J</b>                                                | T <sub>A</sub> = 25 °C | , unless | otherv | vise spe | ecified. |
|---------------------|--------------------------------------------------------|---------------------------------------------------------|------------------------|----------|--------|----------|----------|
| Symbol              | Parameter                                              | Co                                                      | nditions               | Min.     | Тур.   | Max.     | Unit     |
| V <sub>DDA</sub>    | Operating Voltage                                      |                                                         | _                      | 1.65     |        | 3.6      | V        |
|                     | Internal Reference                                     | V <sub>DDA</sub> ≥ 1.65 V                               | VREFSEL[1:0] = 00      | 1.190    | 1.215  | 1.240    |          |
| V                   | Voltage after Factory                                  | V <sub>DDA</sub> ≥ 2.30 V                               | VREFSEL[1:0] = 01      | 1.96     | 2.00   | 2.04     | V        |
| V REF               | Trimming at 25 °C                                      | V <sub>DDA</sub> ≥ 2.80 V                               | VREFSEL[1:0] = 10      | 2.45     | 2.50   | 2.55     | v        |
|                     | Temperature                                            | V <sub>DDA</sub> ≥ 3.00 V                               | VREFSEL[1:0] = 11      | 2.65     | 2.70   | 2.75     |          |
| ACC <sub>VREF</sub> | Reference Voltage<br>Accuracy after Trimming           | V <sub>DDA</sub> = 1.65 V<br>V <sub>REF</sub> = 1.215 V | -3.0                   | —        | +3.0   | %        |          |
| t <sub>stable</sub> | Reference Voltage<br>Stable Time                       |                                                         | —                      | —        | —      | 100      | ms       |
| t <sub>SREFV</sub>  | ADC Sampling Time<br>when Reading Reference<br>Voltage |                                                         | _                      | 10       | _      |          | μs       |
| I <sub>DD</sub>     | Operating Current                                      |                                                         | —                      |          | 45     | 55       | μA       |
| IDDPWD              | Reference Voltage<br>Power Down Current                |                                                         | _                      |          |        | 0.01     | μA       |



# **V**<sub>DDA</sub> **Monitor Characteristics**

#### Table 23. V<sub>DDA</sub> Monitor Characteristics

|                    |                                              | T <sub>A</sub> = | 25 °C, u | nless oth | nerwise s | pecified. |
|--------------------|----------------------------------------------|------------------|----------|-----------|-----------|-----------|
| Symbol             | Parameter                                    | Conditions       | Min.     | Тур.      | Max.      | Unit      |
| R                  | Resistor Bridge for V <sub>DDA</sub>         |                  | —        | 50        | —         | kΩ        |
| Q                  | Ratio on $V_{DDA}$ Measurement               |                  | —        | 2         | —         | —         |
| E <sub>R</sub>     | Error on Ratio                               |                  | -1       | _         | +1        | %         |
| t <sub>svdda</sub> | ADC Sampling Time when Reading the $V_{DDA}$ |                  | 5        | _         | _         | μs        |

Note: Guaranteed by design, not tested in production.

# **GPTM/PWM** Characteristics

## Table 24. GPTM/PWM Characteristics

| Symbol           | Parameter                                     | Conditions | Min. | Тур. | Max.              | Unit            |
|------------------|-----------------------------------------------|------------|------|------|-------------------|-----------------|
| f <sub>TM</sub>  | Timer Clock Source for GPTM, PWM              | _          |      | _    | f <sub>PCLK</sub> | MHz             |
| t <sub>RES</sub> | Timer Resolution Time                         | _          | 1    |      | —                 | $1/f_{TM}$      |
| f <sub>EXT</sub> | External Signal Frequency on<br>Channel 1 ~ 4 |            | _    | _    | 1/2               | f <sub>тм</sub> |
| RES              | Timer Resolution                              |            |      |      | 16                | bits            |

## **I<sup>2</sup>C Characteristics**

### Table 25. I<sup>2</sup>C Characteristics

| Symbol                      | Deremeter                  | Standard Mode |      | Fast Mode |      | Fast Plus Mode |       | l loit |
|-----------------------------|----------------------------|---------------|------|-----------|------|----------------|-------|--------|
| Symbol                      | Faranieter                 | Min.          | Max. | Min.      | Max. | Min.           | Max.  | Unit   |
| f <sub>SCL</sub>            | SCL Clock Frequency        |               | 100  | —         | 400  |                | 1000  | kHz    |
| $t_{\text{SCL}(H)}$         | SCL Clock High Time        | 4.5           | —    | 1.125     | —    | 0.45           | —     | μs     |
| $t_{\text{SCL}(L)}$         | SCL Clock Low Time         | 4.5           | —    | 1.125     |      | 0.45           | —     | μs     |
| t <sub>FALL</sub>           | SCL and SDA Fall Time      |               | 1.3  | —         | 0.34 |                | 0.135 | μs     |
| t <sub>RISE</sub>           | SCL and SDA Rise Time      | _             | 1.3  | —         | 0.34 | —              | 0.135 | μs     |
| $t_{\text{SU}(\text{SDA})}$ | SDA Data Setup Time        | 500           | —    | 125       | —    | 50             | —     | ns     |
| t <sub>H(SDA)</sub>         | SDA Data Hold Time         | 0             | —    | 0         |      | 0              |       | ns     |
| $t_{\rm SU(STA)}$           | START Condition Setup Time | 500           | —    | 125       | —    | 50             | —     | ns     |
| $t_{\rm H(STA)}$            | START Condition Hold Time  | 0             | —    | 0         |      | 0              |       | ns     |
| $t_{\rm SU(STO)}$           | STOP Condition Setup Time  | 500           | _    | 125       |      | 50             |       | ns     |

Note: 1.Guaranteed by design, not tested in production.

2. To achieve 100 kHz standard mode, the peripheral clock frequency must be higher than 2 MHz.

3. To achieve 400 kHz fast mode, the peripheral clock frequency must be higher than 8 MHz.

- 4. To achieve 1 MHz fast mode plus, the peripheral clock frequency must be higher than 20 MHz.
- 5. The above characteristic parameters of the I<sup>2</sup>C bus timing are based on: SEQFILTER = 01 and COMBFILTEREN = 0 that COMB\_filter is disabled.



# **SPI Characteristics**

|                                                        | _                                        |                                                                     |                            |      |                            |      |
|--------------------------------------------------------|------------------------------------------|---------------------------------------------------------------------|----------------------------|------|----------------------------|------|
| Symbol                                                 | Parameter                                | Conditions                                                          | Min.                       | Тур. | Max.                       | Unit |
| SPI Mast                                               | ter Mode                                 |                                                                     |                            |      |                            |      |
| f <sub>scк</sub>                                       | SPI Master Output SCK Clock<br>Frequency | Master mode,<br>SPI peripheral clock<br>frequency f <sub>PCLK</sub> | —                          |      | f <sub>PCLK</sub> /2       | MHz  |
| $t_{\text{SCK}(\text{H})} \\ t_{\text{SCK}(\text{L})}$ | SCK Clock High and Low Time              | —                                                                   | t <sub>sск</sub> /2<br>- 2 |      | t <sub>sск</sub> /2<br>+ 1 | ns   |
| t <sub>V(MO)</sub>                                     | Data Output Valid Time                   | —                                                                   | —                          |      | 5                          | ns   |
| t <sub>H(MO)</sub>                                     | Data Output Hold Time                    | —                                                                   | 2                          |      | —                          | ns   |
| t <sub>SU(MI)</sub>                                    | Data Input Setup Time                    | —                                                                   | 5                          |      |                            | ns   |
| t <sub>H(MI)</sub>                                     | Data Input Hold Time                     | —                                                                   | 5                          |      |                            | ns   |
| SPI Slav                                               | e Mode                                   |                                                                     |                            |      |                            |      |
| f <sub>scк</sub>                                       | SPI Slave Input SCK Clock Frequency      | Slave mode,<br>SPI peripheral clock<br>frequency f <sub>PCLK</sub>  | _                          |      | f <sub>РСLК</sub> /З       | MHz  |
| Duty <sub>SCK</sub>                                    | SPI Slave Input SCK Clock Duty Cycle     |                                                                     | 30                         |      | 70                         | %    |
| $t_{\text{SU}(\text{SEL})}$                            | SEL Enable Setup Time                    | —                                                                   | $3 t_{\text{PCLK}}$        |      |                            | ns   |
| $t_{\text{H}(\text{SEL})}$                             | SEL Enable Hold Time                     | —                                                                   | $2 t_{\text{PCLK}}$        |      |                            | ns   |
| t <sub>A(SO)</sub>                                     | Data Output Access Time                  |                                                                     | —                          |      | $3 t_{\text{PCLK}}$        | ns   |
| t <sub>DIS(SO)</sub>                                   | Data Output Disable Time                 | —                                                                   | —                          |      | 10                         | ns   |
| $t_{V(SO)}$                                            | Data Output Valid Time                   | —                                                                   | —                          |      | 25                         | ns   |
| t <sub>H(SO)</sub>                                     | Data Output Hold Time                    | —                                                                   | 15                         | —    | —                          | ns   |
| t <sub>SU(SI)</sub>                                    | Data Input Setup Time                    | —                                                                   | 5                          | _    | —                          | ns   |
| t <sub>H(SI)</sub>                                     | Data Input Hold Time                     | —                                                                   | 4                          | —    | —                          | ns   |

## Table 26. SPI Characteristics

Note: 1.  $f_{SCK}$  is SPI output/input clock frequency and  $t_{SCK}$  = 1/ $f_{SCK}$ .

2.  $f_{PCLK}$  is SPI peripheral clock frequency and  $t_{PCLK} = 1/f_{PCLK}$ .





Figure 9. SPI Timing Diagram – SPI Master Mode



#### Figure 10. SPI Timing Diagram – SPI Slave Mode with CPHA = 1



# **LCD Characteristics**

## Table 27. LCD Characteristics

|                  | $T_A = 25 \text{ °C}$ , unless otherwise specified    |                                        |      |                         |                  | ecified. |
|------------------|-------------------------------------------------------|----------------------------------------|------|-------------------------|------------------|----------|
| Symbol           | Parameter                                             | Conditions                             | Min. | Тур.                    | Max.             | Unit     |
|                  | LCD External Voltage                                  |                                        | —    | _                       | 3.6              | V        |
|                  |                                                       |                                        | —    | 2.65                    | —                | V        |
|                  |                                                       |                                        | —    | 2.75                    | —                | V        |
|                  |                                                       |                                        | —    | 2.85                    | _                | V        |
| $V_{\text{LCD}}$ | LCD Internal Charge Rump Voltage                      |                                        | —    | 2.95                    | _                | V        |
|                  | LCD Internal Charge Fullip Voltage                    | —                                      | —    | 3.1                     | —                | V        |
|                  |                                                       | —                                      | —    | 3.25                    | —                | V        |
|                  |                                                       |                                        | —    | 3.4                     | —                | V        |
|                  |                                                       |                                        | —    | 3.55                    | 3.6              | V        |
| $C_{\text{LCD}}$ | V <sub>LCD</sub> External Capacitor                   |                                        | 0.22 | —                       | 2.2              | μF       |
|                  | Supply Current @ $V_{DD}$ = 3.3 V                     | External $V_{LCD}^{(1)}$               | —    | — 2.4 —                 |                  |          |
| I <sub>LCD</sub> | Supply Current @ V <sub>DD</sub> = 2.7 V              | Internal charge<br>pump <sup>(2)</sup> |      | 50                      |                  | μA       |
| R <sub>H</sub>   | Internal Low Drive Resister Network<br>Overall Value  |                                        |      | 3                       |                  | MΩ       |
| RL               | Internal High Drive Resister Network<br>Overall Value | _                                      | _    | 120                     | _                | kΩ       |
| V <sub>44</sub>  | Segment/Common Highest Level Voltage                  |                                        | —    | —                       | $V_{\text{LCD}}$ | V        |
| V <sub>34</sub>  | Segment/Common 3/4 Level Voltage                      | _                                      | _    | 3/4<br>V <sub>LCD</sub> | _                | V        |
| V <sub>23</sub>  | Segment/Common 2/3 Level Voltage                      |                                        |      | 2/3<br>V <sub>LCD</sub> |                  | V        |
| V <sub>12</sub>  | Segment/Common 1/2 Level Voltage                      | _                                      | _    | 1/2<br>V <sub>LCD</sub> | _                | V        |
| V <sub>13</sub>  | Segment/Common 1/3 Level Voltage                      |                                        |      | 1/3<br>V <sub>LCD</sub> |                  | V        |
| V <sub>14</sub>  | Segment/Common 1/4 Level Voltage                      |                                        |      | 1/4<br>V <sub>LCD</sub> |                  | V        |
| $V_0$            | Segment/Common Lowest Level Voltage                   |                                        | 0    |                         |                  | V        |

Note: 1. LCD enabled with external V<sub>LCD</sub> = V<sub>DD</sub> = 3.3 V, 1/4 duty, 1/3 bias, division ratio = 64, high drive disabled, all pixels active, no LCD connected.

2. LCD enabled with internal charge pump V<sub>LCD</sub> = 3.25 V, V<sub>DD</sub> = 2.7 V, 1/4 duty, 1/3 bias, division ratio = 64, high drive disabled, all pixels active, no LCD connected.

3. Guaranteed by design, not tested in production.



## **USB Characteristics**

The USB interface is USB-IF certified - Full Speed.

| Table 28. USB DC Electrical Characteristic |
|--------------------------------------------|
|--------------------------------------------|

| Symbol           | Parameter                                      | Conditions        | Min. | Тур. | Max. | Unit |
|------------------|------------------------------------------------|-------------------|------|------|------|------|
| V <sub>DD</sub>  | USB Operating Voltage                          | _                 | 3.0  |      | 3.6  | V    |
| V <sub>DI</sub>  | Differential Input Sensitivity                 | USBDP-USBDM       | 0.2  |      | _    | V    |
| V <sub>CM</sub>  | Common Mode Voltage Range                      | _                 | 0.8  |      | 2.5  | V    |
| V <sub>SE</sub>  | Single-ended Receiver Threshold                | _                 | 0.8  |      | 2.0  | V    |
| V <sub>OL</sub>  | Pad Output Low Voltage                         |                   | 0    |      | 0.3  | V    |
| V <sub>OH</sub>  | Pad Output High Voltage                        | 1.5 kO B, to Vasa | 2.8  |      | 3.6  | V    |
| V <sub>CRS</sub> | Differential Output Signal Cross-point Voltage |                   | 1.3  |      | 2.0  | V    |
| Z <sub>DRV</sub> | Driver Output Resistance                       | _                 |      | 10   | _    | Ω    |
| CIN              | Transceiver Pad Capacitance                    |                   |      |      | 20   | pF   |

Note: 1. Guaranteed by design, not tested in production.

- 2. The USB functionality is ensured down to 2.7 V but not for the full USB electrical characteristics which will experience degradation in the V\_{DD} voltage range of 2.7 to 3.0 V.
- 3.  $\mathsf{R}_\mathsf{L}$  is the resistor load connected to the USB driver USBDP.



### Figure 11. USB Signal Rise Time and Fall Time and Cross-Point Voltage (V<sub>CRS</sub>) Definition

| Table 29. USB AC Electrical Characteristics |                                |                       |      |      |      |      |  |
|---------------------------------------------|--------------------------------|-----------------------|------|------|------|------|--|
| Symbol                                      | Parameter                      | Conditions            | Min. | Тур. | Max. | Unit |  |
| t <sub>R</sub>                              | Rise Time                      | C∟ = 50 pF            | 4    |      | 20   | ns   |  |
| t <sub>F</sub>                              | Fall Time                      | C∟ = 50 pF            | 4    |      | 20   | ns   |  |
| t <sub>R/F</sub>                            | Rise Time / Fall Time Matching | $t_{R/F} = t_R / t_F$ | 90   |      | 110  | %    |  |



# 7 Package Information

Note that the package information provided here is for consultation purposes only. As this information may be updated at regular intervals users are reminded to consult the <u>Holtek website</u> for the latest version of the <u>Package/Carton Information</u>.

Additional supplementary information with regard to packaging is listed below. Click on the relevant section to be transferred to the relevant website page.

- Package Information (include Outline Dimensions, Product Tape and Reel Specifications)
- The Operation Instruction of Packing Materials
- Carton information



# 64-pin LQFP (7mm × 7mm) Outline Dimensions



| Symbol |       | Dimensions in inch |       |  |  |
|--------|-------|--------------------|-------|--|--|
| Symbol | Min.  | Nom.               | Max.  |  |  |
| А      | —     | 0.354 BSC          | —     |  |  |
| В      | —     | 0.276 BSC          | —     |  |  |
| С      | —     | 0.354 BSC          | —     |  |  |
| D      | —     | 0.276 BSC          | —     |  |  |
| E      | —     | 0.016 BSC          | —     |  |  |
| F      | 0.005 | 0.007              | 0.009 |  |  |
| G      | 0.053 | 0.055              | 0.057 |  |  |
| Н      | —     | —                  | 0.063 |  |  |
| I      | 0.002 | —                  | 0.006 |  |  |
| J      | 0.018 | 0.024              | 0.030 |  |  |
| К      | 0.004 | _                  | 0.008 |  |  |
| α      | 0°    |                    | 7°    |  |  |

| Symbol |      | Dimensions in mm |      |  |  |  |
|--------|------|------------------|------|--|--|--|
| Symbol | Min. | Nom.             | Max. |  |  |  |
| А      | —    | 9.00 BSC         | —    |  |  |  |
| В      | —    | 7.00 BSC         | —    |  |  |  |
| С      | —    | 9.00 BSC         | —    |  |  |  |
| D      | —    | 7.00 BSC         | —    |  |  |  |
| E      | —    | 0.40 BSC         | —    |  |  |  |
| F      | 0.13 | 0.18             | 0.23 |  |  |  |
| G      | 1.35 | 1.40             | 1.45 |  |  |  |
| Н      | —    | —                | 1.60 |  |  |  |
| I      | 0.05 | —                | 0.15 |  |  |  |
| J      | 0.45 | 0.60             | 0.75 |  |  |  |
| К      | 0.09 | _                | 0.20 |  |  |  |
| α      | 0°   | —                | 7°   |  |  |  |



# 80-pin LQFP (10mm × 10mm) Outline Dimensions



| Sympol |       | <b>Dimensions in inch</b> |       |
|--------|-------|---------------------------|-------|
| Symbol | Min.  | Nom.                      | Max.  |
| А      | _     | 0.472 BSC                 | —     |
| В      | —     | 0.394 BSC                 | —     |
| С      | —     | 0.472 BSC                 | —     |
| D      | —     | 0.394 BSC                 | —     |
| E      | —     | 0.016 BSC                 | —     |
| F      | 0.005 | 0.007                     | 0.009 |
| G      | 0.053 | 0.055                     | 0.057 |
| Н      | —     | —                         | 0.063 |
| I      | 0.002 | _                         | 0.006 |
| J      | 0.018 | 0.024                     | 0.030 |
| К      | 0.004 |                           | 0.008 |
| α      | 0°    | —                         | 7°    |

| Symbol |      | Dimensions in mm |      |
|--------|------|------------------|------|
| Symbol | Min. | Nom.             | Max. |
| А      | _    | 12 BSC           | _    |
| В      | _    | 10 BSC           | —    |
| С      | —    | 12 BSC           | —    |
| D      | —    | 10 BSC           | —    |
| E      | —    | 0.4 BSC          | —    |
| F      | 0.13 | 0.18             | 0.23 |
| G      | 1.35 | 1.40             | 1.45 |
| Н      | —    | —                | 1.60 |
| I      | 0.05 | —                | 0.15 |
| J      | 0.45 | 0.60             | 0.75 |
| К      | 0.09 | —                | 0.20 |
| α      | 0°   | —                | 7°   |



#### Copyright<sup>©</sup> 2022 by HOLTEK SEMICONDUCTOR INC.

The information provided in this document has been produced with reasonable care and attention before publication, however, Holtek does not guarantee that the information is completely accurate and that the applications provided in this document are for reference only. Holtek does not guarantee that these explanations are appropriate, nor does it recommend the use of Holtek's products where there is a risk of personal hazard due to malfunction or other reasons. Holtek hereby declares that it does not authorise the use of these products in life-saving, life-sustaining or critical equipment. Holtek accepts no liability for any damages encountered by customers or third parties due to information errors or omissions contained in this document or damages encountered by the use of the product or the datasheet. Holtek reserves the right to revise the products or specifications described in the document without prior notice. For the latest information, please contact us.