# 24-Bit A/D LCD Flash MCU # BH67F5362 Revision: V1.50 Date: August 15, 2024 www.holtek.com # **Table of Contents** | Features | 7 | |-------------------------------------------------------------|----| | CPU Features | 7 | | Peripheral Features | 7 | | General Description | 8 | | Block Diagram | 9 | | Pin Assignment | 10 | | Pin Descriptions | 11 | | Absolute Maximum Ratings | | | D.C. Characteristics | | | Operating Voltage Characteristics | 17 | | Operating Current Characteristics | 17 | | Standby Current Characteristics | 18 | | A.C. Characteristics | 19 | | Internal High Speed Oscillator – HIRC – Frequency Accuracy | 19 | | Internal Low Speed Oscillator Characteristics – LIRC | 20 | | External Low Speed Crystal Oscillator Characteristics – LXT | 20 | | Operating Frequency Characteristic Curves | 20 | | System Start Up Time Characteristics | | | Input/Output Characteristics | 21 | | Input/Output (without Multi-power) D.C. Characteristics | 21 | | Input/Output (with Multi-power) D.C. Characteristics | 22 | | Memory Characteristics | 23 | | LVD/LVR Electrical Characteristics | 24 | | 12-bit A/D Converter Characteristics | 25 | | Internal Reference Voltage Characteristics | 26 | | Comparator Electrical Characteristics | 26 | | LCD Driver Electrical Characteristics | | | I <sup>2</sup> C Electrical Characteristics | 27 | | 24-Bit A/D Converter Characteristics | 28 | | Effective Number of Bits (ENOB) | 29 | | Power-on Reset Characteristics | 31 | | System Architecture | | | Clocking and Pipelining | | | Program Counter | | | Stack | | | Arithmetic and Logic Unit – ALU | 35 | | Flash Program Memory | 36 | | Structure | | | Special Vectors | 36 | | Look-up Table | 36 | |--------------------------------------------------|----| | Table Program Example | 37 | | In Circuit Programming – ICP | 38 | | On-Chip Debug Support – OCDS | 38 | | In Application Programming – IAP | 39 | | Data Memory | 54 | | Structure | 54 | | Data Memory Addressing | 55 | | General Purpose Data Memory | 55 | | Special Purpose Data Memory | 55 | | Special Function Register Description | 57 | | Indirect Addressing Registers – IAR0, IAR1, IAR2 | 57 | | Memory Pointers – MP0, MP1H/MP1L, MP2H/MP2L | 57 | | Program Memory Bank Pointer – PBP | 59 | | Accumulator – ACC | 59 | | Program Counter Low Register – PCL | 59 | | Look-up Table Registers – TBLP, TBHP, TBLH | 59 | | Status Register – STATUS | 59 | | EEPROM Data Memory | 61 | | EEPROM Data Memory Structure | 61 | | EEPROM Registers | 61 | | Read Operation from the EEPROM | 63 | | Page Erase Operation to the EEPROM | 64 | | Write Operation to the EEPROM | 65 | | Write Protection | 66 | | EEPROM Interrupt | 66 | | Programming Considerations | 66 | | Oscillators | 70 | | Oscillator Overview | 70 | | System Clock Configurations | 70 | | External Crystal/Ceramic Oscillator – HXT | | | Internal High Speed RC Oscillator – HIRC | | | External 32.768kHz Crystal Oscillator – LXT | 72 | | Internal 32kHz Oscillator – LIRC | 73 | | Operating Modes and System Clocks | 74 | | System Clocks | 74 | | System Operation Modes | 75 | | Control Registers | 76 | | Operating Mode Switching | 78 | | Standby Current Considerations | 81 | | Wake-up | 82 | | Watchdog Timer | 83 | | Watchdog Timer Clock Source | 83 | | Watchdog Timer Control Register | 83 | |---------------------------------------|-----| | Watchdog Timer Operation | 84 | | Reset and Initialisation | 85 | | Reset Functions | 85 | | Reset Initial Conditions | 89 | | Input/Output Ports | 96 | | Pull-high Resistors | 96 | | Port A Wake-up | 97 | | I/O Port Control Registers | 98 | | I/O Port Source Current Control | 98 | | I/O Port Power Source Control | 101 | | Pin-shared Functions | 101 | | I/O Pin Structures | 110 | | READ PORT Function | 111 | | Programming Considerations | 112 | | Timer Modules – TM | 113 | | Introduction | 113 | | TM Operation | 113 | | TM Clock Source | 113 | | TM Interrupts | 113 | | TM External Pins | 114 | | Programming Considerations | 115 | | Standard Type TM – STM | 116 | | Standard TM Operation | 116 | | Standard Type TM Register Description | 116 | | Standard Type TM Operation Modes | 120 | | Periodic Type TM – PTM | 128 | | Periodic TM Operation | 128 | | Periodic Type TM Register Description | | | Periodic Type TM Operation Modes | 134 | | 12-bit Analog to Digital Converter | 141 | | A/D Converter Overview | | | Registers Descriptions | | | A/D Converter Reference Voltage | | | A/D Converter Input Signals | | | A/D Conversion Operation | | | Conversion Rate and Timing Diagram | | | Summary of A/D Conversion Steps | | | Programming Considerations | | | A/D Transfer Function | | | A/D Programming Examples | 149 | | 24-Bit Analog to Digital Converter | 151 | | Internal Registers | | | Internal Power Supply | | | Reference Voltages | 153 | |-------------------------------------------|-----| | Power and Reference Control | 154 | | Oscillator | 154 | | Input Signal Gain Control Amplifier – PGA | 155 | | Analog to Digital Converter Operation | 157 | | External Interface Communication | 163 | | Serial Interface Module - SIM | 167 | | SPI Interface | 167 | | I <sup>2</sup> C Interface | 174 | | UART Interfaces | 184 | | UART External Pins | | | UART Single Wire Mode | | | UART Data Transfer Scheme | | | UART Status and Control Registers | 186 | | Baud Rate Generator | 193 | | UART Setup and Control | 194 | | UART Transmitter | 196 | | Transmitting Data | 196 | | UART Receiver | 197 | | Managing Receiver Errors | 199 | | UART Interrupt Structure | 200 | | UART Power Down and Wake-up | 201 | | Comparator | 202 | | Comparator Operation | 202 | | Comparator Registers | 203 | | Input Offset Calibration | 204 | | Comparator Interrupt | 205 | | Programming Considerations | 205 | | LCD Driver | 205 | | LCD Memory | 206 | | LCD Clock Source | 207 | | LCD Register | | | LCD Voltage Source and Biasing | 209 | | LCD Reset Function | 210 | | LCD Driver Output | 210 | | Programming Considerations | 219 | | 16-bit Multiplication Division Unit - MDU | 220 | | MDU Registers | 220 | | MDU Operation | 221 | | Cyclic Redundancy Check - CRC | 222 | | CRC Registers | | | CRC Operation | 224 | 5 | Low Voltage Detector – LVD | 225 | |-------------------------------------------------|-----| | LVD Register | 225 | | LVD Operation | 226 | | Interrupts | 227 | | Interrupt Registers | 228 | | Interrupt Operation | 237 | | External Interrupts | 238 | | A/D Converter Interrupt | 238 | | Multi-function Interrupts | 239 | | TM Interrupts | 239 | | Comparator Interrupt | 239 | | Time Base Interrupts | 240 | | LVD Interrupt | 241 | | EEPROM Interrupt | 242 | | Serial Interface Module Interrupt | 242 | | UART Transfer Interrupt | 242 | | Interrupt Wake-up Function | 242 | | Programming Considerations | 243 | | Configuration Options | 243 | | Application Circuits | 244 | | Instruction Set | 245 | | Introduction | 245 | | Instruction Timing | 245 | | Moving and Transferring Data | 245 | | Arithmetic Operations | 245 | | Logical and Rotate Operation | 246 | | Branches and Control Transfer | 246 | | Bit Operations | 246 | | Table Read Operations | 246 | | Other Operations | 246 | | Instruction Set Summary | 247 | | Table Conventions | 247 | | Extended Instruction Set | 249 | | Instruction Definition | 251 | | Extended Instruction Definition | | | Package Information | | | 64-pin LQFP (7mm×7mm) Outline Dimensions | | | 5 . p = 41 1 (111111) 5 4 4 110 D 1111011010110 | | ### **Features** #### **CPU Features** - Operating voltage - $f_{SYS}$ =8MHz: 1.8V~5.5V - $f_{SYS}=12MHz$ : 2.7V~5.5V - $f_{SYS}=16MHz: 3.3V\sim5.5V$ - Up to $0.25\mu s$ instruction cycle with 16MHz system clock at $V_{DD}=5V$ - Power down and wake-up functions to reduce power consumption - Oscillator types - External High Speed Crystal HXT - Internal High Speed 8/12/16MHz RC HIRC - External Low Speed 32.768kHz Crystal LXT - Internal Low Speed 32kHz RC LIRC - Fully integrated internal oscillators require no external components - Multi-mode operation: FAST, SLOW, IDLE and SLEEP - All instructions executed in one to three instruction cycles - · Table read instructions - 115 powerful instructions - 16-level subroutine nesting - · Bit manipulation instruction ### **Peripheral Features** - Flash Program Memory: 16K×16 - Data Memory: 2048×8 - True EEPROM Memory: 1024×8 - In Application Programming function IAP - Internal On-Chip Debug Support function OCDS - Watchdog Timer function - 45 bidirectional I/O lines - Programmable I/O source current for LED applications - LCD Driver function - SEGs × COMs: 36×4, 34×6 or 32×8 - Duty type: 1/4 duty, 1/6 duty or 1/8 duty - Bias level: 1/3 bias or 1/4 bias - Bias type: R type - Waveform type: type A or type B - Four external interrupt lines shared with I/O pins - Multiple Timer Modules for time measure, compare match output, PWM output function or single pulse output function - Three 16-bit STM (STM0~2) - Six 10-bit PTM (PTM0,1,4~7) - Dual 16-bit PTM (PTM2~3) - Serial Interface Module SIM includes SPI and I<sup>2</sup>C interfaces - Two fully-duplex Universal Asynchronous Receiver and Transmitter Interfaces UARTs - · Dual Time-Base functions for generation of fixed time interrupt signals - · One comparator function - 14 external channels 12-bit resolution A/D converter with internal reference voltage V<sub>R</sub> - 2 differential or 4 single-end external channel 24-bit resolution Delta Sigma A/D converter - Integrated Multiplier/Divider Unit MDU - Integrated 16-bit Cyclic Redundancy Check function CRC - · Low voltage reset function - · Low voltage detect function - Package type: 64-pin LQFP ### **General Description** The device is an A/D type Flash Memory 8-bit high performance RISC architecture microcontroller with LCD driver designed for a wide range of applications that interface directly to analog signals and require an LCD display. For memory features, the Flash Memory offers users the convenience of multi-programming features. Other memory includes an area of RAM Data Memory as well as an area of true EEPROM memory for storage of non-volatile data such as serial number, calibration data, etc. By using the In Application Programming technology, users have a convenient means to directly store their measured data in the Flash Program Memory as well as having the ability to easily update their application programs. Analog features include a multi-channel 12-bit A/D converter and a comparator function as well as a 24-bit Delta Sigma A/D converter which includes a programmable gain amplifier and is designed for applications that interface differentially to analog signals. Multiple and extremely flexible Timer Modules provide timing, pulse generation and PWM generation functions. Communication with the outside world is catered for by including fully integrated SPI, UART or I<sup>2</sup>C interface functions, three popular interfaces which provide designers with a means of easy communication with external peripheral hardware. Protective features such as an internal Watchdog Timer, Low Voltage Reset and Low Voltage Detector coupled with excellent noise immunity and ESD protection ensure that reliable operation is maintained in hostile electrical environments. A full choice of external, internal high and low oscillators is provided including two fully integrated system oscillators which require no external components for their implementation. The ability to operate and switch dynamically between a range of operating modes using different clock sources gives users the ability to optimise microcontroller operation and minimise power consumption. The inclusion of flexible I/O programming features, Time Base functions along with many other features ensure that the device will find excellent use in applications such as electronic scales, blood pressure meters, blood glucose meters, pressure switches, industrial control, instruments and other high accuracy measuring products. Rev. 1.50 8 August 15, 2024 ### **Block Diagram** ### **Pin Assignment** - Note: 1. If the pin-shared pin functions have multiple outputs simultaneously, the desired pin-shared function is determined by the corresponding software control bits. - 2. The OCDSDA and OCDSCK pins are used as the OCDS dedicated pins. - 3. For the unbonded lines, PD2~PD5, PE1~PE3, PF0~PF1, PF3 and PJ0~PJ1, the line status should be properly configured to avoid unwanted power consumption resulting from floating input conditions. Refer to the "Standby Current Considerations" and "Input/Output Ports" sections for more details. Rev. 1.50 10 August 15, 2024 # **Pin Descriptions** With the exception of the power pins, all pins on the device can be referenced by their Port name, e.g. PA0, PA1, etc., which refer to the digital I/O function of the pins. However these Port pins are also shared with other function such as the Analog to Digital Converter, Timer Module pins, etc. The function of each pin is listed in the following table, however the details behind how each pin is configured is contained in other sections of the datasheet. | Pin Name | Function | ОРТ | I/T | O/T | Description | |---------------------------------|-------------|--------------------------------|----------|------|-----------------------------------------------------------------------------| | DAG/OF COA/ICDDA/OCDODA | PA0 | PAWU<br>PAPU<br>PAS0 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | PA0/SEG24/ICPDA/OCDSDA | SEG24 | PAS0 | _ | LCD | LCD segment output | | | ICPDA | _ | ST | CMOS | ICP Data/Address pin | | | OCDSDA | _ | ST | CMOS | OCDS Data/Address pin | | | PA1 | PAWU<br>PAPU<br>PAS0 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | PA1/INT0/SCS/AN12/SEG20 | INT0 | PAS0<br>INTEG<br>INTC0<br>IFS2 | ST | _ | External Interrupt 0 | | | SCS | PAS0<br>IFS2 | ST | CMOS | SIM SPI slave select | | | AN12 | PAS0 | AN | _ | 12-bit A/D Converter external input channel | | | SEG20 | PAS0 | _ | LCD | LCD segment output | | | PA2 | PAWU<br>PAPU<br>PAS0 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | PA2/SEG23/ICPCK/OCDSCK | SEG23 | PAS0 | _ | LCD | LCD segment output | | | ICPCK | _ | ST | CMOS | ICP Clock pin | | | OCDSCK | _ | ST | _ | OCDS Clock pin | | PA3/INT1/SDO/AN13/SEG19 | PA3 | PAWU<br>PAPU<br>PAS0 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | | INT1 | PAS0<br>INTEG<br>INTC0<br>IFS2 | ST | _ | External Interrupt 1 | | | SDO | PAS0 | _ | CMOS | SIM SPI data output | | | AN13 | PAS0 | AN | _ | 12-bit A/D Converter external input channel | | | SEG19 | PAS0 | _ | LCD | LCD segment output | | | PA4 | PAWU<br>PAPU<br>PAS1 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | PA4/INT2/SDI/SDA/AN14/<br>SEG18 | INT2 | PAS1<br>INTEG<br>INTC3<br>IFS2 | ST | _ | External Interrupt 2 | | | SDI | PAS1<br>IFS2 | ST | _ | SIM SPI data input | | | | | | | I | | | SDA | PAS1<br>IFS2 | ST | NMOS | SIM I <sup>2</sup> C data line | | | SDA<br>AN14 | | ST<br>AN | NMOS | SIM I <sup>2</sup> C data line 12-bit A/D Converter external input channel | | Pin Name | Function | ОРТ | I/T | O/T | Description | |------------------------|----------|--------------------------------|-----|------|----------------------------------------------------------------------------------------------------------------------------| | | PA5 | PAWU<br>PAPU<br>PAS1 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | PA5/INT3/SCK/SCL/AN15/ | INT3 | PAS1<br>INTEG<br>INTC3<br>IFS2 | ST | _ | External Interrupt 3 | | SEG17 | SCK | PAS1<br>IFS2 | ST | CMOS | SIM SPI serial clock | | | SCL | PAS1<br>IFS2 | ST | NMOS | SIM I <sup>2</sup> C clock line | | | AN15 | PAS1 | AN | _ | 12-bit A/D Converter external input channel | | | SEG17 | PAS1 | _ | LCD | LCD segment output | | | PA6 | PAWU<br>PAPU<br>PAS1 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | PA6/INT0/RX0/TX0/SEG16 | INT0 | PAS1<br>INTEG<br>INTC0<br>IFS2 | ST | _ | External Interrupt 0 | | | RX0/TX0 | PAS1<br>IFS4 | ST | CMOS | UART0 serial data input in full-duplex communication or UART0 serial data input / output in Single Wire Mode communication | | | SEG16 | PAS1 | _ | LCD | LCD segment output | | | PA7 | PAWU<br>PAPU<br>PAS1 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | PA7/INT1/TX0/SEG15 | INT1 | PAS1<br>INTEG<br>INTC0<br>IFS2 | ST | _ | External Interrupt 1 | | | TX0 | PAS1 | _ | CMOS | UART0 serial data output | | | SEG15 | PAS1 | _ | LCD | LCD segment output | | | PB0 | PBPU<br>PBS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PB0/STCK2/C0X/SEG26 | STCK2 | PBS0<br>IFS0 | ST | _ | STM2 clock input | | | C0X | PBS0 | | CMOS | Comparator 0 output | | | SEG26 | PBS0 | | LCD | LCD segment output | | | PB1 | PBPU<br>PBS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PB1/PTCK3/SEG25 | PTCK3 | PBS0<br>IFS0 | ST | _ | PTM3 clock input | | | SEG25 | PBS0 | | LCD | LCD segment output | | | PB2 | PBPU<br>PBS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PB2/PTCK2/PTP3/SEG14 | PTCK2 | PBS0<br>IFS0 | ST | _ | PTM2 clock input | | | PTP3 | PBS0 | | CMOS | PTM3 output | | | SEG14 | PBS0 | | LCD | LCD segment output | | DD2/DTD2/SEC24 | PB3 | PBPU<br>PBS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PB3/PTP2/SEG21 | PTP2 | PBS0 | _ | CMOS | PTM2 output | | | SEG21 | PBS0 | | LCD | LCD segment output | Rev. 1.50 12 August 15, 2024 | Pin Name | Function | ОРТ | I/T | O/T | Description | |--------------------------|----------|----------------------|-----|------|-------------------------------------------------------| | PB4/SEG22 | PB4 | PBPU<br>PBS1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PB4/SEG22 | SEG22 | PBS1 | _ | LCD | LCD segment output | | | PB5 | PBPU<br>PBS1<br>RSTC | ST | CMOS | General purpose I/O. Register enabled pull-up | | PB5/RES/SEG30 | RES | RSTC | ST | _ | External reset input | | | SEG30 | PBS1<br>RSTC | _ | LCD | LCD segment output | | | PB6 | PBPU<br>PBS1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PB6/STP1/OSC1/SEG29 | STP1 | PBS1 | _ | CMOS | STM1 output | | | OSC1 | PBS1 | AN | _ | HXT oscillator pin | | | SEG29 | PBS1 | _ | LCD | LCD segment output | | | PB7 | PBPU<br>PBS1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PB7/STCK1/OSC2/SEG28 | STCK1 | PBS1<br>IFS0 | ST | _ | STM1 clock input | | | OSC2 | PBS1 | _ | AN | HXT oscillator pin | | | SEG28 | PBS1 | _ | LCD | LCD segment output | | | PC0 | PCPU<br>PCS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PC0/VREFI/AN0/SEG42 | VREFI | PCS0 | AN | _ | 12-bit A/D Converter PGA input | | | AN0 | PCS0 | AN | _ | 12-bit A/D Converter external input channel | | | SEG42 | PCS0 | _ | LCD | LCD segment output | | | PC1 | PCPU<br>PCS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PC1/VREF/AN1/C0X | VREF | PCS0 | AN | _ | 12-bit A/D Converter external reference voltage input | | | AN1 | PCS0 | AN | _ | 12-bit A/D Converter external input channel | | | C0X | PCS0 | _ | CMOS | Comparator 0 output | | | PC2 | PCPU<br>PCS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PC2/PTCK6/PTP0/AN2/SEG41 | PTCK6 | PCS0<br>IFS3 | ST | _ | PTM6 clock input | | | PTP0 | PCS0 | _ | CMOS | PTM0 output | | | AN2 | PCS0 | AN | _ | 12-bit A/D Converter external input channel | | | SEG41 | PCS0 | | LCD | LCD segment output | | | PC3 | PCPU<br>PCS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PC3/PTCK0/PTP4/AN3/SEG40 | PTCK0 | PCS0<br>IFS0 | ST | _ | PTM0 clock input | | | PTP4 | PCS0 | _ | CMOS | PTM4 output | | | AN3 | PCS0 | AN | | 12-bit A/D Converter external input channel | | | SEG40 | PCS0 | | LCD | LCD segment output | | | PC4 | PCPU<br>PCS1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PC4/PTCK7/PTP1/AN4/SEG39 | PTCK7 | PCS1<br>IFS3 | ST | _ | PTM7 clock input | | | PTP1 | PCS1 | | CMOS | | | | AN4 | PCS1 | AN | _ | 12-bit A/D Converter external input channel | | | SEG39 | PCS1 | _ | LCD | LCD segment output | | Pin Name | Function | ОРТ | I/T | O/T | Description | |---------------------------------|----------|--------------------------------|-----|------|----------------------------------------------------------------------------------------------------------------------------| | | PC5 | PCPU<br>PCS1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PC5/PTCK1/PTP5/AN5/SEG38 | PTCK1 | PCS1<br>IFS0 | ST | _ | PTM1 clock input | | T C3/1 TCKI/I TI 3/AN3/3EG30 | PTP5 | PCS1 | _ | CMOS | PTM5 output | | | AN5 | PCS1 | AN | _ | 12-bit A/D Converter external input channel | | | SEG38 | PCS1 | _ | LCD | LCD segment output | | | PC6 | PCPU<br>PCS1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PC6/STP0/AN6/SEG37 | STP0 | PCS1 | _ | CMOS | STM0 output | | | AN6 | PCS1 | AN | _ | 12-bit A/D Converter external input channel | | | SEG37 | PCS1 | _ | LCD | LCD segment output | | | PC7 | PCPU<br>PCS1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PC7/INT3/STCK0/PTP6/AN7/ | INT3 | PCS1<br>INTEG<br>INTC3<br>IFS2 | ST | _ | External Interrupt 3 | | SEG36 | STCK0 | PCS1<br>IFS0 | ST | _ | STM0 clock input | | | PTP6 | PCS1 | _ | CMOS | PTM6 output | | | AN7 | PCS1 | AN | _ | 12-bit A/D Converter external input channel | | | SEG36 | PCS1 | _ | LCD | LCD segment output | | | PD0 | PDPU<br>PDS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PD0/INT2/STP1/AN8/SEG35 | INT2 | PDS0<br>INTEG<br>INTC3<br>IFS2 | ST | _ | External Interrupt 2 | | | STP1 | PDS0 | _ | CMOS | STM1 output | | | AN8 | PDS0 | AN | _ | 12-bit A/D Converter external input channel | | | SEG35 | PCS1 | _ | LCD | LCD segment output | | | PD1 | PDPU<br>PDS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PD4/0T0/4/PV4/TV4/ANO/ | STCK1 | PDS0<br>IFS0 | ST | _ | STM1 clock input | | PD1/STCK1/RX1/TX1/AN9/<br>SEG34 | RX1/TX1 | PDS0<br>IFS4 | ST | CMOS | UART1 serial data input in full-duplex communication or UART1 serial data input / output in Single Wire Mode communication | | | AN9 | PDS0 | AN | _ | 12-bit A/D Converter external input channel | | | SEG34 | PDS0 | | LCD | LCD segment output | | DD0/07D0/05.007 | PD6 | PDPU<br>PDS1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PD6/STP2/SEG27 | STP2 | PDS1 | _ | CMOS | STM2 output | | | SEG27 | PDS1 | _ | LCD | LCD segment output | | | PE0 | PEPU<br>PES0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PE0/STCK0/SEG7 | STCK0 | PES0<br>IFS0 | ST | _ | STM0 clock input | | | SEG7 | PES0 | _ | LCD | LCD segment output | | DE4/VDDIC | PE4 | PEPU<br>PES1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PE4/VDDIO | VDDIO | PES1<br>PMPS | PWR | _ | PE0~PE3 pin power supply | Rev. 1.50 14 August 15, 2024 | Pin Name | Function | ОРТ | I/T | O/T | Description | |------------------------|----------|--------------|-----|------|----------------------------------------------------------------------------------------------------------------------------| | PE5/SEG45 | PE5 | PEPU<br>PES1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | 1 20/02040 | SEG45 | PES1 | _ | LCD | LCD segment output | | PE6/SEG44 | PE6 | PEPU<br>PES1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | | SEG44 | PES1 | _ | LCD | LCD segment output | | PE7/SEG43 | PE7 | PEPU<br>PES1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | | SEG43 | PES1 | _ | LCD | LCD segment output | | | PF2 | PFPU<br>PFS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PF2/PTCK6/SDI/SDA/ | PTCK6 | PFS0<br>IFS3 | ST | _ | PTM6 clock input | | SEG11 | SDI | PFS0<br>IFS2 | ST | _ | SIM SPI data input | | | SDA | PFS0<br>IFS2 | ST | NMOS | SIM I <sup>2</sup> C data line | | | SEG11 | PFS0 | _ | LCD | LCD segment output | | | PF4 | PFPU<br>PFS1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PF4/PTCK0/XT2 | PTCK0 | PFS1<br>IFS0 | ST | _ | PTM0 clock input | | | XT2 | PFS1 | | AN | LXT oscillator pin | | DEE/DTD0/VT4 | PF5 | PFPU<br>PFS1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PF5/PTP0/XT1 | PTP0 | PFS1 | _ | CMOS | PTM0 output | | | XT1 | PFS1 | AN | _ | LXT oscillator pin | | | PF6 | PFPU<br>PFS1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PF6/STCK2/RX1/TX1/C0-/ | STCK2 | PFS1<br>IFS0 | ST | _ | STM2 clock input | | SEG31 | RX1/TX1 | PFS1<br>IFS4 | ST | CMOS | UART1 serial data input in full-duplex communication or UART1 serial data input / output in Single Wire Mode communication | | | C0- | PFS1 | AN | _ | Comparator 0 negative input | | | SEG31 | PFS1 | | LCD | LCD segment output | | | PF7 | PFPU<br>PFS1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PF7/STP2/TX1/C0+ | STP2 | PFS1 | _ | CMOS | STM2 output | | | TX1 | PFS1 | _ | CMOS | · | | | C0+ | PFS1 | AN | _ | Comparator 0 positive input | | PG0/COM0 | PG0 | PGPU<br>PGS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | | COM0 | PGS0 | _ | LCD | LCD common output | | PG1/COM1 | PG1 | PGPU<br>PGS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | | COM1 | PGS0 | _ | LCD | LCD common output | | PG2/COM2 | PG2 | PGPU<br>PGS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | | COM2 | PGS0 | _ | LCD | LCD common output | | PG3/COM3 | PG3 | PGPU<br>PGS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | | COM3 | PGS0 | _ | LCD | LCD common output | | Pin Name | Function | OPT | I/T | O/T | Description | |------------------|----------|--------------|-----|------|----------------------------------------------------------| | D04/0500/00144 | PG4 | PGPU<br>PGS1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PG4/SEG0/COM4 | SEG0 | PGS1 | _ | LCD | LCD segment output | | | COM4 | PGS1 | _ | LCD | LCD common output | | | PG5 | PGPU<br>PGS1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PG5/SEG1/COM5 | SEG1 | PGS1 | _ | LCD | LCD segment output | | | COM5 | PGS1 | _ | LCD | LCD common output | | | PG6 | PGPU<br>PGS1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PG6/SEG2/COM6 | SEG2 | PGS1 | _ | LCD | LCD segment output | | | COM6 | PGS1 | _ | LCD | LCD common output | | | PG7 | PGPU<br>PGS1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PG7/SEG3/COM7 | SEG3 | PGS1 | _ | LCD | LCD segment output | | | COM7 | PGS1 | _ | LCD | LCD common output | | VDD | VDD | _ | PWR | _ | Positive power supply | | VSS | VSS | _ | PWR | _ | Negative power supply, ground | | AVDD | AVDD | _ | PWR | _ | Analog positive power supply | | AVSS | AVSS | _ | PWR | _ | Analog negative power supply, ground | | VMAX | VMAX | _ | PWR | _ | IC maximum voltage, connected to VDD | | PLCD | PLCD | _ | PWR | AN | LCD power supply | | AN0_24 | AN0_24 | _ | AN | _ | 24-bit A/D Converter external input channel | | AN1_24 | AN1_24 | _ | AN | _ | 24-bit A/D Converter external input channel | | AN2_24 | AN2_24 | _ | AN | _ | 24-bit A/D Converter external input channel | | AN3_24 | AN3_24 | _ | AN | _ | 24-bit A/D Converter external input channel | | VCM | VCM | _ | _ | AN | 24-bit A/D Converter internal Common mode voltage output | | A) (DD04A) (DEED | AVDD24 | _ | PWR | _ | Analog positive power supply | | AVDD24/VREFP | VREFP | _ | AN | _ | Positive reference input voltage | | | AVSS24 | _ | PWR | _ | Analog negative power supply | | AVSS24/VREFN | VREFN | _ | AN | _ | Negative reference input voltage | | DRDYB | DRDYB | _ | _ | NMOS | Data Ready: Indicates valid data by going low | | SDA_24 | SDA_24 | _ | ST | NMOS | I <sup>2</sup> C data line | | SCL_24 | SCL 24 | _ | ST | _ | I <sup>2</sup> C clock line | | VDD24 | VDD24 | _ | PWR | _ | Digital positive power supply | | VSS24 | VSS24 | _ | PWR | _ | Digital negative power supply | | NC | NC | _ | _ | _ | Not connected | Legend: I/T: Input type; OPT: Optional by register option; NMOS: NMOS output; AN: Analog signal; PWR: Power. O/T: Output type; CMOS: CMOS output; ST: Schmitt Trigger input; LCD: LCD SEG/COM output; Rev. 1.50 16 August 15, 2024 ### **Absolute Maximum Ratings** | Supply Voltage | $V_{SS}$ -0.3 $V$ to $V_{SS}$ +6.0 $V$ | |-------------------------|----------------------------------------| | Input Voltage | $V_{SS}$ -0.3V to $V_{DD}$ +0.3V | | Storage Temperature | 60°C to 150°C | | Operating Temperature | -40°C to 85°C | | I <sub>OH</sub> Total | 80mA | | I <sub>OL</sub> Total | 80mA | | Total Power Dissipation | 500mW | Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of the device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability. ### **D.C. Characteristics** For data in the following tables, note that factors such as oscillator type, operating voltage, operating frequency, pin load conditions, temperature and program instruction type, etc., can all exert an influence on the measured values. ### **Operating Voltage Characteristics** Ta=-40°C~85°C | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |-----------------|---------------------------------------------------|-----------------------------|------|------|------|------| | | Operating Voltage – HXT Operating Voltage – HIRC | f <sub>SYS</sub> =8MHz | 1.8 | _ | 5.5 | | | | | f <sub>SYS</sub> =12MHz | 2.7 | _ | 5.5 | V | | | | f <sub>SYS</sub> =16MHz | 3.3 | _ | 5.5 | | | | | f <sub>SYS</sub> =8MHz | 1.8 | _ | 5.5 | | | V <sub>DD</sub> | | f <sub>SYS</sub> =12MHz | 2.7 | _ | 5.5 | V | | | | f <sub>SYS</sub> =16MHz | 3.3 | _ | 5.5 | | | | Operating Voltage – LXT | f <sub>SYS</sub> =32.768kHz | 1.8 | _ | 5.5 | V | | | Operating Voltage – LIRC | f <sub>SYS</sub> =32kHz | 1.8 | _ | 5.5 | V | ### **Operating Current Characteristics** Ta=25°C | Symbol | Operating Mode | 1 | Test Conditions | Min. | Typ | Max. | Unit | |-----------------|------------------|------------------------|-----------------------------|---------|------|--------|-------| | | Operating Mode | <b>V</b> <sub>DD</sub> | Conditions | IVIIII. | Тур. | IVIAX. | Oilit | | | | 1.8V | | _ | 12 | 24 | | | | SLOW Mode – LIRC | 3V | f <sub>SYS</sub> =32kHz | _ | 15 | 30 | μA | | | | 5V | | _ | 30 | 50 | | | I <sub>DD</sub> | | 1.8V | | _ | 12 | 24 | | | | SLOW Mode – LXT | 3V | f <sub>SYS</sub> =32.768kHz | _ | 15 | 30 | μA | | | | 5V | | _ | 30 | 50 | | | Complete all | On a retire a Marks | 1 | est Conditions | Min | Tim | Mov | 11:4 | |-----------------|---------------------|------------------------|-------------------------|------|------|------|------| | Symbol | Operating Mode | <b>V</b> <sub>DD</sub> | Conditions | Min. | Тур. | Max. | Unit | | | | 1.8V | | _ | 0.3 | 1.0 | | | | | 3V | f <sub>SYS</sub> =8MHz | _ | 0.6 | 1.2 | mA | | F. | | 5V | | _ | 1.2 | 2.4 | | | | FAST Mode – HIRC | 2.7V | | _ | 1.0 | 1.4 | | | | PAST Wode – HIRC | 3V | f <sub>SYS</sub> =12MHz | _ | 1.2 | 1.8 | mA | | | | 5V | | _ | 1.8 | 3.6 | | | | | 3.3V | f <sub>sys</sub> =16MHz | _ | 2.0 | 4.0 | т Л | | | | 5V | Isys=IbivimZ | _ | 2.2 | 4.5 | mA | | I <sub>DD</sub> | | 1.8V | | _ | 0.3 | 1.0 | | | | | 3V | f <sub>SYS</sub> =8MHz | _ | 0.6 | 1.2 | mA | | | | 5V | | _ | 1.2 | 2.4 | | | | FAST Mode – HXT | 2.7V | | _ | 1.0 | 1.4 | | | | FAST Wode - HAT | 3V | f <sub>SYS</sub> =12MHz | _ | 1.2 | 1.8 | mA | | | | 5V | | _ | 1.8 | 3.6 | | | | | 3.3V | f =1GMLI= | _ | 2.0 | 4.0 | т Л | | | | 5V | f <sub>sys</sub> =16MHz | _ | 2.2 | 4.5 | mA | Note: When using the characteristic table data, the following notes should be taken into consideration: - 1. Any digital inputs are setup in a non floating condition. - 2. All measurements are taken under conditions of no load and with all peripherals in an off state. - 3. There are no DC current paths. - 4. All Operating Current values are measured using a continuous NOP instruction program loop. ### **Standby Current Characteristics** Ta=25°C, unless otherwise specified. | Symbol | Standby Mada | | Test Conditions | Min. | Tun | Max. | Max. | Unit | |------------------|--------------------|------------------------|----------------------------------------------|---------|------|--------|-------|-------| | Symbol | Standby Mode | <b>V</b> <sub>DD</sub> | Conditions | IVIIII. | Тур. | IVIAX. | @85°C | Ullit | | | | 1.8V | | _ | 0.5 | 0.8 | 4.5 | | | | | 3V | WDT off | _ | 0.6 | 0.9 | 5.0 | μΑ | | | SLEEP Mode | 5V | | _ | 0.7 | 2.0 | 7.0 | | | | SLEEP Mode | 1.8V | | _ | 1.5 | 3.0 | 5.0 | | | | | 3V | WDT on | _ | 1.8 | 3.6 | 6.0 | μA | | | | 5V | | _ | 3 | 5 | 10 | | | | | 1.8V | | _ | 2.4 | 4.0 | 8.0 | | | | IDLE0 Mode – LIRC | 3V | f <sub>SUB</sub> on | | 3 | 5 | 9 | μΑ | | | | 5V | | _ | 5 | 10 | 11 | | | I <sub>STB</sub> | | 1.8V | | _ | 2.4 | 4.0 | 8.0 | | | ISTB | IDLE0 Mode – LXT | 3V | f <sub>SUB</sub> on | _ | 3 | 5 | 9 | μΑ | | | | 5V | | _ | 5 | 10 | 11 | | | | | 1.8V | | _ | 288 | 400 | 480 | | | | | 3V | f <sub>SUB</sub> on, f <sub>SYS</sub> =8MHz | _ | 360 | 500 | 600 | μA | | | | 5V | | _ | 850 | 1000 | 1200 | | | | IDLE1 Mode – HIRC | 2.7V | | _ | 550 | 700 | 800 | | | | IDLE I WOUG - HIRC | 3V | f <sub>SUB</sub> on, f <sub>SYS</sub> =12MHz | _ | 650 | 800 | 900 | μA | | | | 5V | | _ | 1800 | 2000 | 2200 | | | | | 3.3V | fon f16MUz | | 1.8 | 3.6 | 4.4 | m A | | | | 5V | f <sub>SUB</sub> on, f <sub>SYS</sub> =16MHz | _ | 2.0 | 4.0 | 4.8 | mA | Rev. 1.50 18 August 15, 2024 | Cumbal | Ctondley Made | | Test Conditions | Min. | Tvn | May | Max. | Unit | |------------------|-------------------|-----------------|----------------------------------------------|---------|------|------|-------|-------| | Symbol | Standby Mode | V <sub>DD</sub> | Conditions | IVIIII. | Тур. | Max. | @85°C | Ullit | | | | 1.8V | | _ | 288 | 400 | 480 | | | | | 3V | f <sub>SUB</sub> on, f <sub>SYS</sub> =8MHz | _ | 360 | 500 | 600 | μA | | | 5V | | _ | 850 | 1000 | 1200 | | | | | IDLE1 Mode – HXT | 2.7V | | _ | 550 | 700 | 800 | | | I <sub>STB</sub> | IDLE I MODE – HAT | 3V | f <sub>SUB</sub> on, f <sub>SYS</sub> =12MHz | _ | 650 | 800 | 900 | μA | | | | 5V | | _ | 1800 | 2000 | 2200 | | | | | 3.3V | f on f -16MU- | _ | 1.8 | 3.6 | 4.4 | A | | | | 5V | f <sub>SUB</sub> on, f <sub>SYS</sub> =16MHz | _ | 2.0 | 4.0 | 4.8 | mA | Note: When using the characteristic table data, the following notes should be taken into consideration: - 1. Any digital inputs are setup in a non floating condition. - 2. All measurements are taken under conditions of no load and with all peripherals in an off state. - 3. There are no DC current paths. - 4. All Standby Current values are taken after a HALT instruction execution thus stopping all instruction execution. #### A.C. Characteristics For data in the following tables, note that factors such as oscillator type, operating voltage, operating frequency and temperature etc., can all exert an influence on the measured values. ### Internal High Speed Oscillator - HIRC - Frequency Accuracy During the program writing operation the writer will trim the HIRC oscillator at a user selected HIRC frequency and user selected voltage of either 3V or 5V. | Symbol | Parameter | Т | est Conditions | Min. | Tvn | Max. | Unit | |-------------------|---------------------------|------------------------|----------------|---------|------|--------|--------| | Symbol | i didilictei | <b>V</b> <sub>DD</sub> | Temp. | IVIIII. | Тур. | IVIAX. | Ullit | | | | 3V/5V | 25°C | -1% | 8 | +1% | | | | | 30/30 | -40°C~85°C | -2% | 8 | +2% | | | | 8MHz Writer Trimmed HIRC | 2.2V~5.5V | 25°C | -2.5% | 8 | +2.5% | MHz | | Frequency | 2.20~3.50 | -40°C ~ 85°C | -3% | 8 | +3% | IVITIZ | | | | 1.8V~5.5V | 25°C | -8% | 8 | +8% | | | | | | 1.00~5.50 | -40°C~85°C | -13% | 8 | +13% | | | f | | 3V/5V | 25°C | -1% | 12 | +1% | | | f <sub>HIRC</sub> | 12MHz Writer Trimmed HIRC | 30/30 | -40°C~85°C | -2% | 12 | +2% | MHz | | | Frequency | 2.7V~5.5V | 25°C | -2.5% | 12 | +2.5% | IVITIZ | | | | 2.7 V~5.5V | -40°C~85°C | -3% | 12 | +3% | | | | 16MHz Writer Trimmed HIRC | E\/ | 25°C | -1% | 16 | +1% | | | | | 5V | -40°C~85°C | -2% | 16 | +2% | MHz | | | Frequency | 3.3V~5.5V | 25°C | -2.5% | 16 | +2.5% | IVIIIZ | | | | 3.3v~5.5v | -40°C~85°C | -3% | 16 | +3% | | Note: 1. The 3V/5V values for $V_{DD}$ are provided as these are the two selectable fixed voltages at which the HIRC frequency is trimmed by the writer. - 2. The row below the 3V/5V trim voltage row is provided to show the values for the full $V_{DD}$ range operating voltage. It is recommended that the trim voltage is fixed at 3V for application voltage ranges from 1.8V to 3.6V and fixed at 5V for application voltage ranges from 3.3V to 5.5V. - 3. The minimum and maximum tolerance values provided in the table are only for the frequency at which the writer trims the HIRC oscillator. After trimming at this chosen specific frequency any change in HIRC oscillator frequency using the oscillator register control bits by the application program will give a frequency tolerance to within ±20%. Rev. 1.50 19 August 15, 2024 ### Internal Low Speed Oscillator Characteristics - LIRC | Symbol | Parameter | Tes | t Conditions | Min. | Tress | Max. | Unit | |--------------------|--------------------|-----------------|--------------|---------|-------|------|------| | | Faranietei | V <sub>DD</sub> | Temp. | IVIIII. | Тур. | wax. | Unit | | | 3V | 25°C | -2% | 32 | +2% | | | | f <sub>LIRC</sub> | LIRC Frequency | 2.2V~5.5V | -40°C~85°C | -10% | 32 | +10% | kHz | | | | 1.8V~5.5V | -40°C~85°C | -15% | 32 | +15% | | | t <sub>START</sub> | LIRC Start Up Time | _ | 25°C | _ | _ | 100 | μs | ### External Low Speed Crystal Oscillator Characteristics - LXT Ta=25°C | Symbol | Dovemeter | Tes | t Conditions | Min | Trees | May | I Imit | |------------------|--------------------------------------|-----------------|--------------|-------|--------|------|--------| | | Parameter | V <sub>DD</sub> | Conditions | Min. | Тур. | Max. | Unit | | f <sub>LXT</sub> | LXT Frequency | 1.8V~5.5V | _ | _ | 32.768 | _ | kHz | | Duty Cycle | Duty Cycle | _ | <u> </u> | 40 | _ | 60 | % | | 4 | LVT Start Un Timo | 3V | _ | _ | _ | 1000 | mo | | LSTART | t <sub>START</sub> LXT Start Up Time | | _ | _ | _ | 1000 | ms | | R <sub>NEG</sub> | Negative Resistance (Note) | 1.8V | _ | 3×ESR | _ | _ | Ω | Note: C1, C2 and $R_P$ are external components. C1=C2=10pF, $R_P$ =10M $\Omega$ , $C_L$ =7pF, ESR=30k $\Omega$ . ### **Operating Frequency Characteristic Curves** ## **System Start Up Time Characteristics** Ta=-40°C~85°C | Cumb al | Parameter | | Test Conditions | Min. | Trees | Max. | Unit | |------------------|-----------------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------|---------|-------|--------|-------------------| | Symbol | Farameter | V <sub>DD</sub> | Conditions | IVIIII. | Тур. | IVIAX. | Ullit | | | | | f <sub>SYS</sub> =f <sub>H</sub> ~f <sub>H</sub> /64, f <sub>H</sub> =f <sub>HXT</sub> | _ | 128 | _ | t <sub>HXT</sub> | | | System Start-up Time (Wake-up from Condition where f <sub>SYS</sub> is off) | | f <sub>SYS</sub> =f <sub>H</sub> ~f <sub>H</sub> /64, f <sub>H</sub> =f <sub>HIRC</sub> | _ | 16 | _ | t <sub>HIRC</sub> | | | | _ | f <sub>SYS</sub> =f <sub>SUB</sub> =f <sub>LXT</sub> | _ | 1024 | _ | t <sub>LXT</sub> | | | | | f <sub>SYS</sub> =f <sub>SUB</sub> =f <sub>LIRC</sub> | _ | 2 | _ | t <sub>LIRC</sub> | | t <sub>sst</sub> | System Start-up Time | | fsys=fh~fh/64, fh=fhxt or fhire | _ | 2 | _ | t <sub>H</sub> | | | (Wake-up from Condition where f <sub>SYS</sub> is on) | _ | f <sub>SYS</sub> =f <sub>SUB</sub> =f <sub>LXT</sub> or f <sub>LIRC</sub> | _ | 2 | _ | t <sub>SUB</sub> | | | System Speed Switch Time | | $f_{HXT}$ switches from off $\rightarrow$ on | _ | 1024 | _ | t <sub>HXT</sub> | | | (FAST to Slow Mode or SLOW to FAST | — | $f_{\text{HIRC}}$ switches from off $\rightarrow$ on | _ | 16 | _ | t <sub>HIRC</sub> | | | Mode) | | $f_{LXT}$ switches from off $\rightarrow$ on | _ | 1024 | _ | t <sub>LXT</sub> | Rev. 1.50 20 August 15, 2024 | Symbol | Parameter | | Test Conditions | Min | Time | Max. | 11:4 | |-------------------|----------------------------------------------------------------------------------------|-----------------|--------------------------|------|------|------|------| | | | V <sub>DD</sub> | Conditions | Min. | Тур. | | Unit | | | System Reset Delay Time<br>(Reset Source from Power-on Reset or<br>LVR Hardware Reset) | _ | RR <sub>POR</sub> =5V/ms | 14 | 16 | 18 | | | t <sub>RSTD</sub> | System Reset Delay Time<br>(LVRC/WDTC/RSTC Software Reset) | _ | _ | | | | ms | | | System Reset Delay Time<br>(Reset Source from WDT Overflow or<br>RES pin reset) | _ | _ | 14 | 16 | 18 | | - Note: 1. For the System Start-up time values, whether $f_{SYS}$ is on or off depends upon the mode type and the chosen $f_{SYS}$ system oscillator. Details are provided in the System Operating Modes section. - 2. The time units, shown by the symbols $t_{HXT}$ , $t_{HIRC}$ etc. are the inverse of the corresponding frequency values as provided in the frequency tables. For example $t_{HIRC} = 1/f_{HIRC}$ , $t_{SYS} = 1/f_{SYS}$ etc. - 3. If the LIRC is used as the system clock and if it is off when in the SLEEP Mode, then an additional LIRC start up time, $t_{START}$ , as provided in the LIRC frequency table, must be added to the $t_{SST}$ time in the table above. - 4. The System Speed Switch Time is effectively the time taken for the newly activated oscillator to start up. ## Input/Output Characteristics ### Input/Output (without Multi-power) D.C. Characteristics Ta=25°C | Symbol | Parameter | | Test Conditions | Min. | Tvn | Max. | Unit | |-----------------|------------------------------------|------------------------|------------------------------------------------------------|--------------------|-------|--------------------|------| | Symbol | Parameter | <b>V</b> <sub>DD</sub> | Conditions | IVIIII. | Тур. | wax. | Unit | | | Input Low Voltage for I/O Ports | 5V | _ | 0.0 | _ | 1.5 | | | VII | (Except RES and PE0 Pins) | _ | _ | 0.0 | _ | $0.2V_{\text{DD}}$ | V | | VIL | Input Low Voltage for RES Pin | _ | V <sub>DD</sub> ≥2.7V | 0.0 | _ | $0.4V_{DD}$ | v | | | Imput 26W Voltage for TCE 1 III | _ | 1.8V≤V <sub>DD</sub> <2.7V | 0.0 | _ | $0.3V_{DD}$ | | | | Input High Voltage for I/O Ports | 5V | _ | 3.5 | _ | 5.0 | | | VIH | · · · · | _ | _ | 0.8V <sub>DD</sub> | _ | $V_{DD}$ | V | | | Input High Voltage for RES Pin | _ | _ | 0.9V <sub>DD</sub> | _ | $V_{DD}$ | | | IoL | Sink Current for I/O Ports | 3V | V <sub>OL</sub> =0.1V <sub>DD</sub> | 16 | 32 | | mA | | I OL | (Except PE0 Pin) | 5V | VOL 0.1100 | 32 | 65 | | | | | Source Current for I/O Ports | 3V | V <sub>OH</sub> =0.9V <sub>DD</sub> ,<br>SLEDCn[m+1:m]=00, | -0.7 | -1.5 | _ | | | | | 5V | (n=0~3; m=0, 2, 4, 6) | -1.5 | -2.9 | | | | | | 3V | V <sub>OH</sub> =0.9V <sub>DD</sub> ,<br>SLEDCn[m+1:m]=01, | -1.3 | -2.5 | _ | | | | | 5V | (n=0~3; m=0, 2, 4, 6) | -2.5 | -5.1 | _ | mA | | Іон | (Except PE0 Pin) | 3V | 1 * | -1.8 | -3.6 | _ | IIIA | | | | 5V | SLEDCn[m+1:m]=10,<br>(n=0~3; m=0, 2, 4, 6) | -3.6 | -7.3 | _ | | | | | 3V | | -4 | -8 | _ | | | | | 5V | SLEDCn[m+1:m]=11,<br>(n=0~3; m=0, 2, 4, 6) | -8 | -16 | _ | | | | | 3V | LVPU=0, PxPU=FFH (Px: | 20 | 60 | 100 | | | R <sub>PH</sub> | Pull-high Resistance for I/O Ports | 5V | PA~PG) | 10 | 30 | 50 | kΩ | | INPH | (Except PE0 Pin) (Note) | 3V | LVPU=1, PxPU=FFH (Px: | 6.67 | 15.00 | 23.00 | ΚΩ | | | | 5V | PA~PG) | 3.5 | 7.5 | 12.0 | | | Cumb al | Parameter | | Test Conditions | Min. | Time | Max. | Unit | |-------------------|---------------------------------------------|-----------------|----------------------------------------------------------------------|-------|------|--------|------| | Symbol | | V <sub>DD</sub> | Conditions | WIII. | Тур. | IVIAX. | Unit | | I <sub>LEAK</sub> | Input Leakage Current for I/O Ports | 3V | V <sub>IN</sub> =V <sub>DD</sub> or V <sub>IN</sub> =V <sub>SS</sub> | | | ±1 | μA | | ILEAK | (Except PE0 Pin) | 5V | VIN-VDD OI VIN-VSS | _ | _ | | μΛ | | t <sub>TPI</sub> | TM Capture Input Minimum Pulse Width | _ | _ | 0.3 | _ | _ | μs | | t <sub>TCK</sub> | TM Clock Input Minimum Pulse Width | _ | _ | 0.3 | _ | _ | μs | | t <sub>INT</sub> | Interrupt Input Pin Minimum Pulse Width | _ | _ | 10 | _ | _ | μs | | t <sub>RES</sub> | External Reset Pin Minimum Pulse Width | _ | _ | 10 | _ | _ | μs | | tsreset | Minimum Software Reset Pulse Width to Reset | | _ | 45 | 90 | 120 | μs | Note: The $R_{PH}$ internal pull-high resistance value is calculated by connecting to ground and enabling the input pin with a pull-high resistor and then measuring the pin current at the specified supply voltage level. Dividing the voltage by this measured current provides the $R_{PH}$ value. ### Input/Output (with Multi-power) D.C. Characteristics Ta=25°C | Symbol | Parameter | | Test Conditions | Min. | Tun | May | Unit | |-------------------|-----------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------|-------|----------------------------------------------|------| | Symbol | Parameter | <b>V</b> <sub>DD</sub> | Conditions | IVIII. | Тур. | Max. | Unit | | $V_{DD}$ | V <sub>DD</sub> Power Supply for PE0 Pin | _ | _ | 1.8 | 5.0 | 5.5 | V | | V <sub>DDIO</sub> | V <sub>DDIO</sub> Power Supply for PE0<br>Pin | _ | _ | 1.8 | _ | V <sub>DD</sub> | V | | | | 5V | Pin power=V <sub>DD</sub> or V <sub>DDIO</sub> , V <sub>DDIO</sub> =V <sub>DD</sub> | 0 | _ | 1.5 | | | V <sub>IL</sub> | Input Low Voltage for PE0 Pin | _ | Pin power=V <sub>DD</sub> or V <sub>DDIO</sub> | 0 | _ | 0.2<br>(V <sub>DD</sub> /V <sub>DDIO</sub> ) | V | | | | 5V | Pin power=V <sub>DD</sub> or V <sub>DDIO</sub> , V <sub>DDIO</sub> =V <sub>DD</sub> | 3.5 | _ | 5.0 | | | V <sub>IH</sub> | Input High Voltage for PE0 Pin | _ | Pin power=V <sub>DD</sub> or V <sub>DDIO</sub> | 0.8<br>(V <sub>DD</sub> /V <sub>DDIO</sub> ) | _ | V <sub>DD</sub> /V <sub>DDIO</sub> | V | | | | 3V | \/ =0.1 (\/ or \/ \) \/ =\/ | 16 | 32 | _ | mA | | IoL | Sink Current for PE0 Pin | 5V | $V_{OL}$ =0.1 ( $V_{DD}$ or $V_{DDIO}$ ), $V_{DDIO}$ = $V_{DD}$ | 32 | 65 | _ | mA | | | | 5V | $V_{OL}$ =0.1 ( $V_{DD}$ or $V_{DDIO}$ ), $V_{DDIO}$ =3 $V$ | 20 | 40 | _ | mA | | | | 3V | $V_{OH}=0.9$ ( $V_{DD}$ or $V_{DDIO}$ ), | -0.7 | -1.5 | _ | mA | | | | 5V | V <sub>DDIO</sub> =V <sub>DD</sub> , SLEDC2[1:0]=00 | -1.5 | -2.9 | _ | mA | | | | 5V | $V_{OH}$ =0.9 ( $V_{DD}$ or $V_{DDIO}$ ), $V_{DDIO}$ =3V, SLEDC2[1:0]=00 | -0.40 | -0.85 | _ | mA | | | | 3V | V <sub>OH</sub> =0.9 (V <sub>DD</sub> or V <sub>DDIO</sub> ), | -1.3 | -2.5 | _ | mA | | | | 5V | V <sub>DDIO</sub> =V <sub>DD</sub> , SLEDC2[1:0]=01 | -2.5 | -5.1 | _ | mA | | | Source Current for PE0 Pin | 5V | V <sub>OH</sub> =0.9 (V <sub>DD</sub> or V <sub>DDIO</sub> ), V <sub>DDIO</sub> =3V,<br>SLEDC2[1:0]=01 | -0.70 | -1.35 | _ | mA | | Іон | Source Current for PEO PIII | 3V | V <sub>OH</sub> =0.9 (V <sub>DD</sub> or V <sub>DDIO</sub> ), | -1.8 | -3.6 | _ | mA | | | | 5V | V <sub>DDIO</sub> =V <sub>DD</sub> , SLEDC2[1:0]=10 | -3.6 | -7.3 | _ | mA | | | | 5V | V <sub>OH</sub> =0.9 (V <sub>DD</sub> or V <sub>DDIO</sub> ), V <sub>DDIO</sub> =3V,<br>SLEDC2[1:0]=10 | -0.95 | -1.90 | _ | mA | | | | 3V | $V_{OH}=0.9$ ( $V_{DD}$ or $V_{DDIO}$ ), | -4 | -8 | _ | mA | | | | 5V | V <sub>DDIO</sub> =V <sub>DD</sub> , SLEDC2[1:0]=11 | -8 | -16 | _ | mA | | | | 5V | V <sub>OH</sub> =0.9 (V <sub>DD</sub> or V <sub>DDIO</sub> ), V <sub>DDIO</sub> =3V,<br>SLEDC2[1:0]=11 | -2.5 | -5.0 | _ | mA | Rev. 1.50 22 August 15, 2024 | Symbol | Parameter | | Test Conditions | Min. | Turn | Max. | Unit | | |-------------------|-----------------------------------|----------|---------------------------------------------------------------------------------------------|---------|-------|--------|-------|--| | Symbol | rarameter | $V_{DD}$ | Conditions | IVIIII. | Тур. | IVIAX. | UIIIL | | | | | 3V | Pin power=V <sub>DD</sub> or V <sub>DDIO</sub> , | 20 | 60 | 100 | kΩ | | | | Pull-high Resistance for PE0 | 5V | V <sub>DDIO</sub> =V <sub>DD</sub> , LVPU=0, PEPU=FFH | 10 | 30 | 50 | kΩ | | | R <sub>PH</sub> | | 5V | Pin power=V <sub>DD</sub> or V <sub>DDIO</sub> ,<br>V <sub>DDIO</sub> =3V, LVPU=0, PEPU=FFH | 36 | 110 | 180 | kΩ | | | IXPH | Pin (Note) | 3V | Pin power=V <sub>DD</sub> or V <sub>DDIO</sub> , | 6.67 | 15.00 | 23.00 | kΩ | | | | | 5V | V <sub>DDIO</sub> =V <sub>DD</sub> , LVPU=1, PEPU=FFH | 3.5 | 7.5 | 12.0 | kΩ | | | | | 5V | Pin power=V <sub>DD</sub> or V <sub>DDIO</sub> ,<br>V <sub>DDIO</sub> =3V, LVPU=1, PEPU=FFH | 9.0 | 27.5 | 45.0 | kΩ | | | I <sub>LEAK</sub> | Input Leakage Current for PE0 Pin | 5V | V <sub>IN</sub> =V <sub>SS</sub> , V <sub>IN</sub> =V <sub>DD</sub> or V <sub>DDIO</sub> | | _ | ±1 | μΑ | | Note: The R<sub>PH</sub> internal pull-high resistance value is calculated by connecting to ground and enabling the input pin with a pull-high resistor and then measuring the pin current at the specified supply voltage level. Dividing the voltage by this measured current provides the R<sub>PH</sub> value. # **Memory Characteristics** Ta=-40°C~85°C, unless otherwise specified. | Cumb al | Dovernator | | Test Conditions | Min | Trees | Max | Unit | |-------------------|----------------------------------------------------|-----------------|-----------------|--------------------|-------|--------------------|------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | Min. | Тур. | Max. | Unit | | V <sub>RW</sub> | V <sub>DD</sub> for Read / Write | _ | _ | $V_{\text{DDmin}}$ | _ | V <sub>DDmax</sub> | V | | Flash Pro | ogram Memory | | | | | | | | t <sub>FER</sub> | Erase Time | - | _ | _ | 3.2 | 3.9 | ms | | t <sub>FWR</sub> | Write Time | _ | _ | _ | 2.2 | 2.7 | ms | | E <sub>P</sub> | Cell Endurance | _ | _ | 100K | _ | _ | E/W | | t <sub>RETD</sub> | ROM Data Retention time | _ | Ta=25°C | _ | 40 | _ | Year | | t <sub>ACTV</sub> | ROM Activation Time – Wake-up from Power Down Mode | _ | _ | 32 | _ | 64 | μs | | Data EEF | PROM Memory | | | | | | | | t <sub>EEER</sub> | Erase Time | _ | _ | _ | 3.2 | 3.9 | ms | | | Write Time (Byte Mode) | _ | _ | _ | 5.4 | 6.6 | | | t <sub>EEWR</sub> | Write Time (Page Mode) | _ | _ | _ | 2.2 | 2.7 | ms | | E <sub>P</sub> | Cell Endurance | _ | _ | 100K | _ | _ | E/W | | t <sub>RETD</sub> | ROM Data Retention time | _ | Ta=25°C | _ | 40 | _ | Year | | RAM Dat | a Memory | | | | | | | | V <sub>DR</sub> | RAM Data Retention voltage | _ | _ | 1.0 | _ | _ | V | Note: 1. The ROM activation time $t_{\text{ACTV}}$ should be added when calculating the total system start-up time of a wake-up from the power down mode. 2. "E/W" means Erase/Write times. # LVD/LVR Electrical Characteristics Ta=25°C, unless otherwise specified. | Committee of | D | | Test Conditions | Min. | Time | Max. | Unit | |--------------------------------|-----------------------------------------------|-----------------|------------------------------------------------|-------|------|------|------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | wiin. | Тур. | wax. | Unit | | | | | LVR enabled, voltage select 1.7V | -5% | 1.7 | +5% | | | | | | LVR enabled, voltage select 1.9V | -5% | 1.9 | +5% | | | $V_{LVR}$ | Low Voltage Reset Voltage | _ | LVR enabled, voltage select 2.55V | -3% | 2.55 | +3% | V | | | | | LVR enabled, voltage select 3.15V | -3% | 3.15 | +3% | | | | | | LVR enabled, voltage select 3.8V | -3% | 3.8 | +3% | | | | | | LVD enabled, voltage select 1.8V | | 1.8 | | | | | | | LVD enabled, voltage select 2.0V | | 2.0 | | | | | | | LVD enabled, voltage select 2.4V | | 2.4 | | | | ., | Law Valtage Datast Valtage | | LVD enabled, voltage select 2.7V | -5% | 2.7 | +5% | V | | V <sub>LVD</sub> | Low Voltage Detect Voltage | _ | LVD enabled, voltage select 3.0V | -5% | 3.0 | +5% | V | | | | | LVD enabled, voltage select 3.3V | | 3.3 | | | | | | | LVD enabled, voltage select 3.6V | | 3.6 | | | | | | | LVD enabled, voltage select 4.0V | | 4.0 | | | | | Operating Current | 3V | LVR enable, LVD enable, | _ | _ | 15 | μΑ | | ILVRLVD | Operating Current | 5V | V <sub>LVR</sub> =1.9V, V <sub>LVD</sub> =2.0V | _ | 10 | 15 | μΑ | | I <sub>LVR</sub> | Additional Current Consumption for LVR Enable | 5V | LVD disabled | _ | _ | 15 | μΑ | | I <sub>LVD</sub> | Additional Current Consumption for LVD Enable | 5V | LVR disabled | _ | _ | 15 | μΑ | | | LVDQ QUIL T | _ | For LVR enable, LVD off → on, Ta=-40°C~85°C | _ | _ | 18 | μs | | t <sub>LVDS</sub> | LVDO Stable Time | _ | For LVR disable, LVD off → on, Ta=-40°C~85°C | _ | _ | 20 | μs | | | | | TLVR[1:0]=00B | 120 | 240 | 480 | μs | | <b>.</b> | Minimum I am Valtana Width to Doort | | TLVR[1:0]=01B | 0.5 | 1 | 2 | | | ILVR Ad LV ILVD Ad LV tLVDS LV | Minimum Low Voltage Width to Reset | _ | TLVR[1:0]=10B | 1 | 2 | 4 | ms | | | | | TLVR[1:0]=11B | 2 | 4 | 8 | | | t <sub>LVD</sub> | Minimum Low Voltage Width to Interrupt | _ | _ | 60 | 120 | 240 | μs | Rev. 1.50 24 August 15, 2024 # 12-bit A/D Converter Characteristics Ta=25°C, unless otherwise specified. | Committee ! | Devenuetos | Те | est Conditions | DA: | T | M - | 11.2 | |--------------------|---------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------|-------------|------|----------------------|-------------------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | Min. | Тур. | Max. | Unit | | V <sub>DD</sub> | Operating Voltage | _ | _ | 1.8 | _ | 5.5 | V | | V <sub>ADI</sub> | Input Voltage | _ | _ | 0 | _ | V <sub>REF</sub> | V | | V <sub>REF</sub> | Reference Voltage | _ | _ | 1.8 | _ | V <sub>DD</sub> | V | | | | 1.8V | SAINS[3:0]=0000B,<br>SAVRS[1:0]=01B,<br>V <sub>REF</sub> =V <sub>DD</sub> , t <sub>ADCK</sub> =2.0µs | | | | | | | | 2V | SAINS[3:0]=0000B, | | | | | | DNL | Differential Non-linearity | 3V | SAVRS[1:0]=01B, | -3 | _ | +3 | LSB | | | 2 | 5V | V <sub>REF</sub> =V <sub>DD</sub> , t <sub>ADCK</sub> =0.5µs | | | | | | | | 1.8V | SAINS[3:0]=0000B, | 1 | | | | | | | 3V | SAVRS[1:0]=01B, | | | | | | | | 5V | V <sub>REF</sub> =V <sub>DD</sub> , t <sub>ADCK</sub> =10µs | | | | | | | | 1.8V | SAINS[3:0]=0000B,<br>SAVRS[1:0]=01B,<br>V <sub>REF</sub> =V <sub>DD</sub> , t <sub>ADCK</sub> =2.0µs | | | | | | | | 2V | SAINS[3:0]=0000B, | 1 | | | | | INL | Integral Non-linearity | 3V | SAVRS[1:0]=01B, | -4 | _ | +4 | LSB | | IIVL | integral Non-intearity | 5V | V <sub>REF</sub> =V <sub>DD</sub> , t <sub>ADCK</sub> =0.5µs | - | | | LOD | | | | 1.8V | SAINS[3:0]=0000B, | 1 | | | | | | | 3V | SAVRS[1:0]=01B, | | | | | | | | 5V | V <sub>REF</sub> =V <sub>DD</sub> , t <sub>ADCK</sub> =10µs | | | | | | | | 1.8V | No load, t <sub>ADCK</sub> =2.0µs | _ | 280 | 400 | | | I <sub>ADC</sub> | Additional Current Consumption for | 3V | | _ | 450 | 600 | μA | | | A/D Converter Enable | 5V | No load, t <sub>ADCK</sub> =0.5µs | _ | 850 | 1000 | | | _ | | | 1.8V≤V <sub>DD</sub> <2.0V | 2.0 | _ | 10.0 | | | t <sub>ADCK</sub> | Clock Period | _ | 2.0V≤V <sub>DD</sub> ≤5.5V | 0.5 | _ | 10.0 | μs | | t <sub>ADS</sub> | Sampling Time | _ | _ | _ | 4 | _ | tadck | | t <sub>ADC</sub> | Conversion Time<br>(Including A/D Sample and Hold Time) | _ | _ | _ | 16 | _ | t <sub>ADCK</sub> | | t <sub>ON2ST</sub> | A/D Converter On-to-Start Time | _ | _ | 4 | _ | _ | μs | | | | 2.2V | | _ | 250 | 500 | | | I <sub>PGA</sub> | Additional Current Consumption for | 3V | No load, PGAIS=1, | _ | 300 | 600 | μΑ | | | PGA Enable | 5V | PGAGS[1:0]=01 | _ | 400 | 700 | | | | | 2.2V | | | | | | | Vor | PGA Maximum Output Voltage Range | 3V | _ | Vss | _ | V <sub>DD</sub> | V | | | | 5V | | +0.1 | | -0.1 | | | | | 2.2V~5.5V | | -1% | 2 | +1% | | | $V_{VR}$ | PGA Fix Voltage Output | 3.2V~5.5V | Ta=-40°C~85°C, | -1% | 3 | +1% | V | | *** | | 4.2V~5.5V | V <sub>RI</sub> =V <sub>BGREF</sub> (PGAIS=1) | -1% | 4 | +1% | • | | | | 3V | Gain=1, PGAIS=0, | Vss<br>+0.1 | _ | V <sub>DD</sub> -1.4 | | | $V_{IR}$ | PGA Input Voltage Range | 5V | Relative gain,<br>Gain error<±5% | Vss<br>+0.1 | _ | V <sub>DD</sub> -1.4 | V | # **Internal Reference Voltage Characteristics** Ta=-40°C~85°C, unless otherwise specified. | Cumbal | Parameter | 1 | est Conditions | Min. | Tires | Max. | Unit | |--------------------|------------------------------|-----------------|---------------------------------------------------------------------------------|---------|-------|------|-------------------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | IVIIII. | Тур. | wax. | Unit | | V <sub>DD</sub> | Operating Voltage | _ | _ | 1.8 | _ | 5.5 | V | | \/ | Dandgan Dafaranaa Valtaga | 1.8V~2.1V | _ | -10% | 1.2 | +10% | V | | V <sub>BGREF</sub> | Bandgap Reference Voltage | 2.2V~5.5V | _ | -1% | 1.2 | +1% | V | | I <sub>BGREF</sub> | Operating Current | 5.5V | _ | _ | 25 | 40 | μΑ | | PSRR | Power Supply Rejection Ratio | _ | Ta=25°C, V <sub>RIPPLE</sub> =1V <sub>P-P</sub> ,<br>f <sub>RIPPLE</sub> =100Hz | 75 | _ | _ | dB | | En | Output Noise | _ | Ta=25°C, no load current, f=0.1Hz~10Hz | _ | 300 | _ | μV <sub>RMS</sub> | | I <sub>SD</sub> | Shutdown Current | _ | VBGREN=0 | _ | _ | 0.1 | μA | | t <sub>START</sub> | Start Up Time | 1.8V~5.5V | Ta=25°C | _ | _ | 400 | μs | Note: 1. All the above parameters are measured under conditions of no load condition unless otherwise described. - $2.\,A\,0.1\mu F$ ceramic capacitor should be connected between VDD and GND. - 3. The V<sub>BGREF</sub> voltage is used as the A/D converter PGA input signal. # **Comparator Electrical Characteristics** Ta=-40°C~85°C | Cumbal | Parameter | | Test Conditions | Min | Time | Max. | Unit | |------------------|------------------------------------|-----------------|---------------------------------------------------------|------|------|----------------------|------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | Min. | Тур. | iviax. | Unit | | V <sub>DD</sub> | Operating Voltage | _ | _ | 1.8 | _ | 5.5 | V | | | | 3V | - CNVTn[1:0]=00B | _ | 1 | 5 | | | | | 5V | CNVTII[1.0]=00B | _ | 1 | 5 | | | | | 3V | - CNVTn[1:0]=01B | _ | _ | 30 | | | ١, | Additional Current Consumption for | 5V | CNV III[1.0]=01B | _ | 14 | 30 | | | I <sub>CMP</sub> | Comparator Enable | 3V | CNIVT=[4:0]=40D | _ | _ | 65 | μA | | | | 5V | -CNVTn[1:0]=10B | _ | 36 | 65 | | | | | 3V | CNIVT=[4:0]=44D | _ | _ | 110 | | | | | 5V | - CNVTn[1:0]=11B | _ | 58 | 110 | | | | | 3V | Without calibration, | -10 | _ | 10 | | | Vos | Input Offset Voltage | 5V | CnOF[4:0]=10000B | -10 | _ | 10 | mV | | v os | Input Onset voltage | 3V | With calibration, V <sub>IN</sub> >250mV <sup>(2)</sup> | -4 | _ | +4 | ] "" | | | | 5V | With Calibration, VIN-230111V | -4 | _ | +4 | | | V <sub>СМ</sub> | Common Mode Voltage Range | — | CNVTn[1:0]=00B | Vss | _ | V <sub>DD</sub> -1.4 | V | | Aol | Open Loop Gain | 3V | CNVTn[1:0]=00B | 60 | _ | _ | dB | | AOL | Open Loop Gain | 5V | CNVTII[1.0]=00D | 60 | 80 | _ | ub | | V <sub>HYS</sub> | Hysteresis | 3V | CNVTn[1:0]=00B | 10 | _ | 30 | mV | | VHYS | Trysteresis | 5V | CNVTII[1.0]=00D | 10 | 24 | 30 | IIIV | | | | 3V | With 100mV overdrive (3), | | 20 | 40 | | | | | 5V | CNVTn[1:0]=00B | _ | 20 | 40 | | | | | 3V | With 100mV overdrive (3), | | 1.2 | 3.0 | | | t <sub>RP</sub> | Response Time | 5V | CNVTn[1:0]=01B | _ | 1.2 | 3.0 | | | LKP | Tresponse fille | 3V | With 100mV overdrive (3), | _ | 0.5 | 1.5 | μs | | | | 5V | CNVTn[1:0]=10B | _ | 0.5 | 1.5 | ] | | | | 3V | With 100mV overdrive (3), | _ | 0.3 | 1.0 | ] | | | | 5V | CNVTn[1:0]=11B | _ | 0.3 | 1.0 | | Rev. 1.50 26 August 15, 2024 Note: 1. All measurements are taken under conditions of Cn+ input voltage= $(V_{CMMIN}+V_{CMMAX})/2$ and remain constant. - 2. The input offset voltage should first be calibrated when the comparator operates with the compared threshold voltage level lower than 250mV. Otherwise, the input offset voltage will be out of specification. - 3. Load Condition: $C_{LOAD}$ =50pF 4. n=0. ### **LCD Driver Electrical Characteristics** Ta=25°C | Cumb al | Davamatav | | Test Conditions | Min. | Tien | Max. | Unit | |--------------------|----------------------------|------------------------|---------------------------------------------------------------------------------------|--------|------|------|------| | Symbol | Parameter | <b>V</b> <sub>DD</sub> | Conditions | iviin. | Тур. | wax. | Unit | | V <sub>IN</sub> | LCD Operating Voltage | _ | Power supply from PLCD pin,<br>PLCD[3:0]=1xxxB | 3.0 | _ | 5.5 | V | | | | 3V | No load, R <sub>T</sub> =1170kΩ, V <sub>A</sub> =V <sub>PLCD</sub> =V <sub>DD</sub> , | _ | 2 | 4 | | | | | 5V | 1/3 bias & 1/4 bias | | 2.5 | 5.0 | | | | Additional Current for LCD | 3V | No load, $R_T$ =225k $\Omega$ , $V_A$ = $V_{PLCD}$ = $V_{DD}$ , 1/3 bias & 1/4 bias | _ | 8 | 16 | | | ILCD | Enable | 5V | | _ | 12 | 24 | μA | | | | 3V | No load, R <sub>T</sub> =60kΩ, V <sub>A</sub> =V <sub>PLCD</sub> =V <sub>DD</sub> , | _ | 30 | 45 | | | | | 5V | 1/3 bias & 1/4 bias | _ | 50 | 75 | | | | LCD Common and Segment | 3V | | | 420 | _ | | | ILCDOL | Sink Current | 5V | $V_{OL}=0.1V_{DD}$ | 350 | 700 | _ | μA | | | LCD Common and Segment | 3V | V <sub>OH</sub> =0.9V <sub>DD</sub> | -80 | -160 | _ | | | I <sub>LCDOH</sub> | Source Current | 5V | VOH-O.9 V DD | -180 | -360 | _ | μΑ | ### I<sup>2</sup>C Electrical Characteristics Ta=25°C | Cumbal | Parameter | | Test Conditions | Min. | Trees | Max. | Unit | |---------------------|------------------------------------------------------------------------------|------------------------|-------------------------|-------|-------|------|------| | Symbol | Parameter | <b>V</b> <sub>DD</sub> | Conditions | wiin. | Тур. | wax. | Unit | | | 120 01 1 1 1 1 1 1 1 1 1 1 1 1 | | No clock debounce | 2 | _ | _ | | | | I <sup>2</sup> C Standard Mode (100kHz) f <sub>SYS</sub><br>Frequency (Note) | _ | 2 system clock debounce | 4 | _ | _ | MHz | | fize | | | 4 system clock debounce | 4 | _ | _ | | | II2C | | | No clock debounce | 4 | _ | _ | | | | I <sup>2</sup> C Fast Mode (400kHz) f <sub>SYS</sub><br>Frequency (Note) | _ | 2 system clock debounce | 8 | _ | _ | MHz | | | requestion | | 4 system clock debounce | 8 | _ | _ | | | £ | SCI Clask Fraguency | 3V/5V | Standard mode | _ | _ | 100 | kHz | | f <sub>SCL</sub> | SCL Clock Frequency | 30/30 | Fast mode | _ | _ | 400 | KHZ | | | SCI Cleak High Time | 3V/5V | Standard mode | 3.5 | _ | _ | | | t <sub>SCL(H)</sub> | SCL Clock High Time | 30/50 | Fast mode | 0.9 | _ | _ | μs | | | COL Clask Law Times | 2) //5) / | Standard mode | 3.5 | _ | _ | | | t <sub>SCL(L)</sub> | SCL Clock Low Time | 3V/5V | Fast mode | 0.9 | _ | _ | μs | | | CCL and CDA Fall Time | 2) //E) / | Standard mode | _ | _ | 1.3 | | | t <sub>FALL</sub> | SCL and SDA Fall Time | 3V/5V | Fast mode | _ | _ | 0.34 | μs | | Cumbal | Parameter | | Test Conditions | Min | Tien | Max | Unit | |----------------------|----------------------------|------------------------|-----------------|------|------|------|------| | Symbol | Parameter | <b>V</b> <sub>DD</sub> | Conditions | Min. | Тур. | Max. | Unit | | <b>+</b> | SCL and SDA Rise Time | 3V/5V | Standard mode | _ | _ | 1.3 | | | t <sub>RISE</sub> | SCL and SDA Rise Time | 30/30 | Fast mode | _ | _ | 0.34 | μs | | + | SDA Data Satur Tima | 3V/5V | Standard mode | 0.25 | _ | _ | | | t <sub>SU(SDA)</sub> | SDA Data Setup Time | 30/30 | Fast mode | 0.1 | _ | _ | μs | | t <sub>H(SDA)</sub> | SDA Data Hold Time | 3V/5V | _ | 0.1 | _ | _ | μs | | t <sub>VD(SDA)</sub> | SDA Data Valid Time | 3V/5V | _ | _ | _ | 0.6 | μs | | 4 | Start Candition Satur Time | 3V/5V | Standard mode | 3.5 | _ | _ | | | t <sub>SU(STA)</sub> | Start Condition Setup Time | 30/50 | Fast mode | 0.6 | _ | _ | μs | | | Start Condition Hold Time | 3V/5V | Standard mode | 4.0 | _ | _ | | | t <sub>H(STA)</sub> | Start Condition Hold Time | 30/30 | Fast mode | 0.6 | _ | _ | μs | | + | Stan Condition Satura Time | 2\//5\/ | Standard mode | 3.5 | _ | _ | | | t <sub>SU(STO)</sub> | Stop Condition Setup Time | 3V/5V | Fast mode | 0.6 | _ | _ | μs | Note: Using the debounce function can make the transmission more stable and reduce the probability of communication failure due to interference. # 24-Bit A/D Converter Characteristics V<sub>DD24</sub>=AV<sub>DD24</sub>, Ta=25°C, unless otherwise specified | Cumbal | Parameter | | Test Conditions | Min. | Trees | Max. | Unit | |-----------------------------|-------------------------------------|-------------------|---------------------------------------------------------------------|--------|-------|------|-------| | Symbol | Parameter | V <sub>DD24</sub> | Conditions | IVIII. | Тур. | wax. | Unit | | AV <sub>DD24</sub> | Supply Voltage for VCM, ADC, PGA | _ | _ | 2.4 | _ | 5.5 | V | | V <sub>OUT_VCM</sub> | VCM Output Voltage (VCM Pin) | _ | AV <sub>DD24</sub> =3.3V, No load | -5% | 1.25 | +5% | V | | TC <sub>VCM</sub> | VCM Temperature Coefficient | _ | Ta=-40°C~85°C,<br>AV <sub>DD24</sub> =3.3V, I <sub>LOAD</sub> =10μA | _ | _ | 0.24 | mV/°C | | ΔV <sub>LINE</sub> _<br>vcm | VCM Line Regulation | _ | $2.4V \le AV_{DD24} \le 3.3V$ , No load | _ | _ | 0.4 | %/V | | t <sub>VCMS</sub> | VCM Turn-on Stable Time | _ | AV <sub>DD24</sub> =3.3V, No load | _ | _ | 10 | ms | | Іон | Source Current for VCM Pin | _ | AV <sub>DD24</sub> =3.3V, ΔV <sub>OUT_VCM</sub> =-2% | 3 | _ | _ | mA | | I <sub>OL</sub> | Sink Current for VCM Pin | _ | AV <sub>DD24</sub> =3.3V, ΔV <sub>OUT_VCM</sub> =+2% | 3 | _ | _ | mA | | ADC & A | ADC Internal Reference Voltage (Sig | ma D | elta ADC) | | | | | | | | | VCM enable, VRBUFP=1<br>and VRBUFN=1 | _ | _ | 1120 | μА | | I <sub>ADC</sub> | Additional Current for ADC Enable | _ | VCM enable, VRBUFP=0 and VRBUFN=0 | _ | 820 | 970 | μА | | | | | VCM disable, VRBUFP=0 and VRBUFN=0 | _ | 500 | 650 | μА | | I <sub>ADSTB</sub> | Standby Current | _ | ADC off, no load | _ | _ | 1 | μA | | RS <sub>ADC</sub> | Resolution | _ | _ | _ | _ | 24 | bit | Rev. 1.50 28 August 15, 2024 | C | Downwood or | | Test Conditions | Min | T | Maria | 1114 | |---------------------|-----------------------------------------------|-------------------|--------------------------------------------------------------------------------------------|-----------------------------|-------|-----------------------------|-------| | Symbol | Parameter | V <sub>DD24</sub> | Conditions | Min. | Тур. | Max. | Unit | | INL | Integral Non-linearity | _ | AV <sub>DD24</sub> =3.3V, V <sub>REF</sub> =1.25V, $\Delta$ SI=±450mV, PGA Gain=1 | _ | ±50 | _ | ppm | | | | | V <sub>REF</sub> =2.5V, Gain=32,<br>Data rate=10Hz | _ | 18.0 | _ | Bit | | NFB | Noise Free Bits | _ | V <sub>REF</sub> =2.5V, Gain=64,<br>Data rate=10Hz | _ | 17.4 | _ | Bit | | | | | V <sub>REF</sub> =2.5V, Gain=128,<br>Data rate=10Hz | _ | 16.7 | _ | Bit | | | | | V <sub>REF</sub> =2.5V, Gain=32,<br>Data rate=10Hz | _ | 20.7 | _ | Bit | | ENOB | Effective Number of Bits | _ | V <sub>REF</sub> =2.5V, Gain=64,<br>Data rate=10Hz | _ | 20.1 | _ | Bit | | | | | V <sub>REF</sub> =2.5V, Gain=128,<br>Data rate=10Hz | _ | 19.4 | _ | Bit | | f <sub>ADCK</sub> | ADC Clock Frequency | - | _ | 40 | 409.6 | 440 | kHz | | f <sub>ADO</sub> | ADC Output Data Data | | f <sub>MCLK</sub> =4.9152MHz,<br>FLMS[2:0]=000B | 5 | _ | 640 | Hz | | IADO | ADC Output Data Rate | | f <sub>MCLK</sub> =4.9152MHz,<br>FLMS[2:0]=010B | 12.5 | _ | 1600 | Hz | | V <sub>REFP</sub> | | _ | VREFS=1, VRBUFP=0, | V <sub>REFN</sub> +1 | _ | AV <sub>DD24</sub> | V | | V <sub>REFN</sub> | External Reference Input Voltage | _ | VRBUFN=0 | 0 | _ | V <sub>REFP</sub> -1 | V | | $V_{REF}$ | | _ | V <sub>REF</sub> =(V <sub>REFP</sub> -V <sub>REFN</sub> )×VGS | 1 | _ | AV <sub>DD24</sub> /2 | V | | PGA | | | | | | | | | V <sub>CM_PGA</sub> | Common Mode Voltage Range | _ | _ | 0.4 | _ | AV <sub>DD24</sub><br>-0.95 | ٧ | | ΔDι | Differentail Input Voltage Range | _ | Gain=PGS×AGS,<br>∆D₁=DI+ - DI- | -V <sub>REF</sub> /<br>Gain | _ | +V <sub>REF</sub> /<br>Gain | V | | Tempera | ature Sensor | | | | | | | | TCTS | Temperature Sensor Temperature<br>Coefficient | _ | Ta=-40°C~85°C,<br>V <sub>REF</sub> =1.25V, VGS[1:0]=00B<br>(Gain=1), VRBUFP=0,<br>VRBUFN=0 | _ | 175 | _ | μV/°C | # **Effective Number of Bits (ENOB)** $V_{\text{REF}}\text{=}2.5V\text{, }f_{\text{ADCK}}\text{=}163kHz$ | Data Rate | | | | PGA | Gain | | | | |-----------|------|------|------|------|-----------|------|------|------| | (SPS) | 1 | 2 | 4 | 8 | 16 | 32 | 64 | 128 | | 5 | 21.5 | 21.2 | 21.1 | 21.1 | 21.0 | 20.9 | 20.4 | 19.6 | | 10 | 21.2 | 21.0 | 21.0 | 20.9 | 20.9 20.8 | | 20.1 | 19.4 | | 20 | 21.1 | 20.7 | 20.7 | 20.6 | 20.5 | 20.3 | 19.7 | 18.9 | | 40 | 20.6 | 20.5 | 20.4 | 20.2 | 20.1 | 19.9 | 19.2 | 18.5 | | 80 | 20.2 | 20.1 | 20.0 | 19.9 | 19.8 | 19.5 | 18.8 | 18.0 | | 160 | 19.7 | 19.5 | 19.5 | 19.4 | 19.3 | 19.0 | 18.4 | 17.6 | | 320 | 19.1 | 18.9 | 18.9 | 18.8 | 18.7 | 18.5 | 17.9 | 17.1 | | 640 | 18.6 | 18.4 | 18.4 | 18.3 | 18.3 | 18.0 | 17.4 | 16.6 | $V_{REF}$ =2.5V, $f_{ADCK}$ =409kHz | Data Rate | | | | PGA | Gain | | | | |-----------|------|------|------|------|-----------|------|------|------| | (SPS) | 1 | 2 | 4 | 8 | 16 | 32 | 64 | 128 | | 12.5 | 21.9 | 21.4 | 21.4 | 21.3 | 21.1 | 20.7 | 19.9 | 19.2 | | 25 | 21.6 | 21.1 | 21.1 | 21.0 | 21.0 20.9 | | 19.6 | 18.8 | | 50 | 21.2 | 20.9 | 20.8 | 20.7 | 20.4 | 19.9 | 19.2 | 18.3 | | 100 | 20.8 | 20.5 | 20.4 | 20.3 | 20.0 | 19.5 | 18.8 | 17.9 | | 200 | 20.3 | 19.7 | 19.7 | 19.6 | 19.4 | 18.9 | 18.2 | 17.4 | | 400 | 19.3 | 19.0 | 19.0 | 18.9 | 18.8 | 18.4 | 17.8 | 16.9 | | 800 | 18.8 | 18.6 | 18.6 | 18.5 | 18.3 | 17.9 | 17.2 | 16.5 | | 1600 | 18.4 | 18.2 | 18.2 | 18.1 | 17.9 | 17.4 | 16.8 | 16.1 | $V_{\text{REF}}\text{=}1.65\text{V},\,f_{\text{ADCK}}\text{=}163\text{kHz}$ | Data Rate | | | | PGA | Gain | | | | |-----------|------|------|------|-----------|------|------|------|------| | (SPS) | 1 | 2 | 4 | 8 | 16 | 32 | 64 | 128 | | 5 | 21.5 | 21.2 | 21.2 | 21.1 | 20.9 | 20.5 | 20.0 | 19.2 | | 10 | 21.3 | 21.0 | 20.9 | 20.7 20.5 | | 20.2 | 19.5 | 18.7 | | 20 | 20.9 | 20.6 | 20.5 | 20.4 | 20.2 | 19.8 | 19.1 | 18.3 | | 40 | 20.4 | 20.1 | 20.1 | 20.0 19.8 | | 19.4 | 18.8 | 18.0 | | 80 | 19.8 | 19.5 | 19.5 | 19.4 | 19.2 | 18.8 | 18.2 | 17.5 | | 160 | 19.3 | 19.0 | 19.0 | 18.9 | 18.7 | 18.4 | 17.8 | 17.0 | | 320 | 18.8 | 18.5 | 18.5 | 18.4 | 18.3 | 17.9 | 17.3 | 16.5 | | 640 | 18.3 | 18.1 | 18.1 | 18.0 | 17.8 | 17.5 | 16.8 | 16.0 | $V_{\text{REF}}\text{=}1.65\text{V},\,f_{\text{ADCK}}\text{=}409\text{kHz}$ | Data Rate | | | | PGA | Gain | | | | |-----------|------|------|------|------|------|------|------|------| | (SPS) | 1 | 2 | 4 | 8 | 16 | 32 | 64 | 128 | | 12.5 | 21.8 | 21.4 | 21.2 | 21.1 | 20.7 | 20.3 | 19.5 | 18.6 | | 25 | 21.4 | 21.1 | 20.9 | 20.7 | 20.3 | 19.7 | 19.0 | 18.2 | | 50 | 20.9 | 20.6 | 20.5 | 20.3 | 19.9 | 19.4 | 18.6 | 17.7 | | 100 | 20.4 | 20.2 | 20.0 | 19.8 | 19.4 | 18.9 | 18.1 | 17.3 | | 200 | 19.8 | 19.4 | 19.3 | 19.2 | 18.9 | 18.4 | 17.7 | 16.8 | | 400 | 19.0 | 18.8 | 18.7 | 18.6 | 18.4 | 17.8 | 17.2 | 16.3 | | 800 | 18.7 | 18.4 | 18.3 | 18.2 | 17.9 | 17.4 | 16.7 | 15.8 | | 1600 | 18.2 | 18.0 | 17.9 | 17.7 | 17.3 | 16.7 | 16.2 | 15.4 | $V_{REF}$ =1.2V, $f_{ADCK}$ =163kHz | Data Rate | | | | PGA | Gain | | | | |-----------|------|------|------|-----------|------|------|------|------| | (SPS) | 1 | 2 | 4 | 8 | 16 | 32 | 64 | 128 | | 5 | 20.6 | 20.4 | 20.4 | 20.3 | 20.3 | 20.1 | 19.6 | 18.9 | | 10 | 20.5 | 20.3 | 20.3 | 20.2 20.0 | | 19.9 | 19.2 | 18.4 | | 20 | 20.3 | 19.9 | 19.9 | 19.8 | 19.7 | 19.4 | 18.8 | 18.0 | | 40 | 19.8 | 19.5 | 19.5 | 19.4 | 19.2 | 18.9 | 18.3 | 17.5 | | 80 | 19.3 | 19.1 | 19.1 | 19.0 | 18.8 | 18.5 | 17.8 | 17.0 | | 160 | 19.0 | 18.8 | 18.7 | 18.6 | 18.3 | 18.0 | 17.4 | 16.5 | | 320 | 18.5 | 18.2 | 18.2 | 18.1 | 17.8 | 17.5 | 16.9 | 16.1 | | 640 | 17.9 | 17.7 | 17.7 | 17.6 | 17.3 | 17.0 | 16.4 | 15.6 | Rev. 1.50 30 August 15, 2024 V<sub>REF</sub>=1.2V, f<sub>ADCK</sub>=409kHz | Data Rate | | | | PGA | Gain | | | | |-----------|------|------|------|------|-----------|------|------|------| | (SPS) | 1 | 2 | 4 | 8 | 16 | 32 | 64 | 128 | | 12.5 | 20.9 | 20.7 | 20.5 | 20.3 | 20.1 | 19.8 | 19.1 | 18.2 | | 25 | 20.7 | 20.4 | 20.2 | 20.1 | 20.1 19.8 | | 18.6 | 17.8 | | 50 | 20.3 | 20.1 | 19.8 | 19.7 | 19.4 | 18.8 | 18.1 | 17.4 | | 100 | 19.9 | 19.6 | 19.4 | 19.2 | 18.9 | 18.4 | 17.7 | 16.8 | | 200 | 19.5 | 19.2 | 19.0 | 18.8 | 18.5 | 17.9 | 17.2 | 16.4 | | 400 | 18.9 | 18.7 | 18.6 | 18.4 | 18.0 | 17.5 | 16.7 | 15.9 | | 800 | 18.5 | 18.2 | 18.0 | 17.8 | 17.5 | 16.9 | 16.2 | 15.4 | | 1600 | 17.9 | 17.6 | 17.5 | 17.3 | 16.9 | 16.4 | 15.7 | 14.9 | #### **Power-on Reset Characteristics** Ta=25°C | Symbol | Parameter | Т | est Conditions | Min. | Turn | Max. | Unit | |-------------------|-------------------------------------------------------------------------------------|------------------------|----------------|---------|------|------|------| | Symbol | Farameter | <b>V</b> <sub>DD</sub> | Conditions | IVIIII. | Тур. | | Unit | | V <sub>POR</sub> | V <sub>DD</sub> Start Voltage to Ensure Power-on Reset | _ | _ | _ | _ | 100 | mV | | RR <sub>POR</sub> | V <sub>DD</sub> Rising Rate to Ensure Power-on Reset | _ | _ | 0.035 | _ | _ | V/ms | | t <sub>POR</sub> | Minimum Time for V <sub>DD</sub> Stays at V <sub>POR</sub> to Ensure Power-on Reset | _ | _ | 1 | _ | _ | ms | # **System Architecture** A key factor in the high-performance features of the Holtek range of microcontrollers is attributed to their internal system architecture. The device takes advantage of the usual features found within RISC microcontrollers providing increased speed of operation and enhanced performance. The pipelining scheme is implemented in such a way that instruction fetching and instruction execution are overlapped, hence instructions are effectively executed in one or two cycles for most of the standard or extended instructions respectively, with the exception of branch or call instructions which needs one more cycle. An 8-bit wide ALU is used in practically all instruction set operations, which carries out arithmetic operations, logic operations, rotation, increment, decrement, branch decisions, etc. The internal data path is simplified by moving data through the Accumulator and the ALU. Certain internal registers are implemented in the Data Memory and can be directly or indirectly addressed. The simple addressing methods of these registers along with additional architectural features ensure that a minimum of external components is required to provide a functional I/O and A/D control system with maximum reliability and flexibility. This makes the device suitable for affordable, high-volume production for controller applications. Rev. 1.50 31 August 15, 2024 ### **Clocking and Pipelining** The main system clock, derived from either an HXT, LXT, HIRC or LIRC oscillator is subdivided into four internally generated non-overlapping clocks, T1~T4. The Program Counter is incremented at the beginning of the T1 clock during which time a new instruction is fetched. The remaining T2~T4 clocks carry out the decoding and execution functions. In this way, one T1~T4 clock cycle forms one instruction cycle. Although the fetching and execution of instructions takes place in consecutive instruction cycles, the pipelining structure of the microcontroller ensures that instructions are effectively executed in one instruction cycle. The exception to this are instructions where the contents of the Program Counter are changed, such as subroutine calls or jumps, in which case the instruction will take one more instruction cycle to execute. For instructions involving branches, such as jump or call instructions, two machine cycles are required to complete instruction execution. An extra cycle is required as the program takes one cycle to first obtain the actual jump or call address and then another cycle to actually execute the branch. The requirement for this extra cycle should be taken into account by programmers in timing sensitive applications. System Clocking and Pipelining Instruction Fetching ### **Program Counter** During program execution, the Program Counter is used to keep track of the address of the next instruction to be executed. It is automatically incremented by one each time an instruction is executed except for instructions, such as "JMP" or "CALL" that demand a jump to a non-consecutive Program Memory address. For the device with a Program Memory capacity in excess of 8K words, the Program Memory high byte address must be setup by selecting a certain program memory bank which is implemented using the program memory bank pointer bit, PBP0. Only the lower 8 bits, known as the Program Counter Low Register, are directly addressable by the application program. When executing instructions requiring jumps to non-consecutive addresses such as a jump instruction, a subroutine call, interrupt or reset, etc., the microcontroller manages program control by loading the required address into the Program Counter. For conditional skip instructions, once the condition Rev. 1.50 32 August 15, 2024 has been met, the next instruction, which has already been fetched during the present instruction execution, is discarded and a dummy cycle takes its place while the correct instruction is obtained. | Program | Counter | | | | | | | | |--------------------------|-----------|--|--|--|--|--|--|--| | High Byte Low Byte (PCL) | | | | | | | | | | PBP0, PC12~PC8 | PCL7~PCL0 | | | | | | | | **Program Counter** The lower byte of the Program Counter, known as the Program Counter Low register or PCL, is available for program control and is a readable and writeable register. By transferring data directly into this register, a short program jump can be executed directly; however, as only this low byte is available for manipulation, the jumps are limited to the present page of memory that is 256 locations. When such program jumps are executed it should also be noted that a dummy cycle will be inserted. Manipulating the PCL register may cause program branching, so an extra cycle is needed to pre-fetch. ### **Program Counter Read Registers** The Program Counter Read registers are a read only register pair for reading the program counter value which indicates the current program execution address. Read the low byte register first then the high byte register. Reading the low byte register, PCRL, will read the low byte data of the current program execution address, and place the high byte data of the program counter into the 8-bit PCRH buffer. Then reading the PCRH register will read the corresponding data from the 8-bit PCRH buffer. The following example shows how to read the current program execution address. When the current program execution address is 123H, the steps to execute the instructions are as follows: - (1) MOV A, PCRL → the ACC value is 23H, and the PCRH value is 01H; MOV A, PCRH → the ACC value is 01H. - (2) LMOV A, PCRL $\rightarrow$ the ACC value is 23H, and the PCRH value is 01H; LMOV A, PCRH $\rightarrow$ the ACC value is 01H. ### PCRL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | R | R | R | R | R | R | R | R | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ **D7~D0**: Program Counter Read Low byte register bit $7 \sim$ bit 0 Rev. 1.50 33 August 15, 2024 #### PCRH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|-----|-----|-----|-----|----|----| | Name | _ | _ | D13 | D12 | D11 | D10 | D9 | D8 | | R/W | _ | _ | R | R | R | R | R | R | | POR | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5~0 **D13~D8**: Program Counter Read High byte register bit 5 ~ bit 0 #### Stack This is a special part of the memory which is used to save the contents of the Program Counter only. The stack is organized into 16 levels and is neither part of the data nor part of the program space, and is neither readable nor writeable. The activated level is indexed by the Stack Pointer, STKPTR[3:0]. At a subroutine call or interrupt acknowledge signal, the contents of the Program Counter are pushed onto the stack. At the end of a subroutine or an interrupt routine, signaled by a return instruction, RET or RETI, the Program Counter is restored to its previous value from the stack. After a device reset, the Stack Pointer will point to the top of the stack. If the stack is full and an enabled interrupt takes place, the interrupt request flag will be recorded but the acknowledge signal will be inhibited. When the Stack Pointer is decremented, by RET or RETI, the interrupt will be serviced. This feature prevents stack overflow allowing the programmer to use the structure more easily. However, when the stack is full, a CALL subroutine instruction can still be executed which will result in a stack overflow. Precautions should be taken to avoid such cases which might cause unpredictable program branching. If the stack is overflow, the first Program Counter save in the stack will be lost. ### STKPTR Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|----|----|----|----| | Name | _ | _ | _ | _ | D3 | D2 | D1 | D0 | | R/W | _ | _ | _ | _ | R | R | R | R | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7~4 Unimplemented, read as "0" Bit $3\sim 0$ **D3\simD0**: Stack pointer register bit $3\sim$ bit 0 The following example shows how the Stack Pointer changes when program branching conditions occur. (1) When the CALL subroutine instruction is executed 16 times continuously and the RET instruction is not executed during the period, the corresponding changes of the STKPTR[3:0] bits are as follows: | CALL Execution Times | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | |-----------------------|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----| | STKPTR[3:0] Bit Value | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 0 | Rev. 1.50 34 August 15, 2024 (2) When the stack is empty, the RET instruction is executed 16 times continuously, the corresponding changes of the STKPTR[3:0] bits are as follows: | RET Execution Times | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | |-----------------------|---|----|----|----|----|----|----|---|---|---|----|----|----|----|----|----|----| | STKPTR[3:0] Bit Value | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | #### Arithmetic and Logic Unit - ALU The arithmetic-logic unit or ALU is a critical area of the microcontroller that carries out arithmetic and logic operations of the instruction set. Connected to the main microcontroller data bus, the ALU receives related instruction codes and performs the required arithmetic or logical operations after which the result will be placed in the specified register. As these ALU calculation or operations may result in carry, borrow or other status changes, the status register will be correspondingly updated to reflect these changes. The ALU supports the following functions: • Arithmetic operations: ADD, ADDM, ADC, ADCM, SUB, SUBM, SBC, SBCM, DAA, LADD, LADDM, LADC, LADCM, LSUB, LSUBM, LSBC, LSBCM, LDAA · Logic operations: AND, OR, XOR, ANDM, ORM, XORM, CPL, CPLA, LAND, LOR, LXOR, LANDM, LORM, LXORM, LCPL, LCPLA • Rotation: RRA, RR, RRCA, RRC, RLA, RL, RLCA, RLC, LRRA, LRR, LRRCA, LRRC, LRLA, LRL, LRLCA, LRLC • Increment and Decrement: INCA, INC, DECA, DEC, LINCA, LINC, LDECA, LDEC • Branch decision: JMP, SZ, SZA, SNZ, SIZ, SDZ, SIZA, SDZA, CALL, RET, RETI, LSZ, LSZA, LSNZ, LSIZ, LSDZ, LSIZA, LSDZA ### Flash Program Memory The Program Memory is the location where the user code or program is stored. For the device the Program Memory are Flash type, which means it can be programmed and re-programmed a large number of times, allowing the user the convenience of code modification on the same device. By using the appropriate programming tools, the Flash device offers users the flexibility to conveniently debug and develop their applications while also offering a means of field programming and updating. #### Structure The Program Memory has a capacity of 16K×16 bits. The Program Memory is addressed by the Program Counter and also contains data, table information and interrupt entries. Table data, which can be setup in any location within the Program Memory, is addressed by a separate table pointer registers. **Program Memory Structure** #### **Special Vectors** Within the Program Memory, certain locations are reserved for the reset and interrupts. The location 000H is reserved for use by the device reset for program initialisation. After a device reset is initiated, the program will jump to this location and begin execution. #### Look-up Table Any location within the Program Memory can be defined as a look-up table where programmers can store fixed data. To use the look-up table, the table pointer must first be setup by placing the address of the look up data to be retrieved in the table pointer register, TBLP and TBHP. These registers define the total address of the look-up table. After setting up the table pointer, the table data can be retrieved from the Program Memory using the "TABRD [m]" or "TABRDL [m]" instructions respectively when the memory [m] is located in sector 0. If the memory [m] is located in other sectors except sector 0, the data can be retrieved from the program memory using the corresponding extended table read instruction such as "LTABRD [m]" or "LTABRDL [m]" respectively. When the instruction is executed, the lower order table byte from the Program Memory will be transferred to the user defined Data Memory register [m] as specified in the instruction. The higher order table data byte from the Program Memory will be transferred to the TBLH special register. Any unused bits in this transferred higher order byte will be read as "0". Rev. 1.50 36 August 15, 2024 The accompanying diagram illustrates the addressing data flow of the look-up table. ## **Table Program Example** The accompanying example shows how the table pointer and table data is defined and retrieved from the device. This example uses raw table data located in the last page which is stored there using the ORG statement. The value at this ORG statement is "1F00H" which is located in ROM Bank 1 and refers to the start address of the last page within the 16K words Program Memory. The table pointer low byte register is setup here to have an initial value of "06H". This will ensure that the first data read from the data table will be at the Program Memory address "3F06H" or 6 locations after the start of the last page. Note that the value for the table pointer is referenced to the specific address pointed by TBHP and TBLP if the "TABRD [m]" or "LTABRD [m]" instruction is being used. The high byte of the table data which in this case is equal to zero will be transferred to the TBLH register automatically when the "TABRD [m]" or "LTABRD [m]" instruction is executed. Because the TBLH register is a read/write register and can be restored, care should be taken to ensure its protection if both the main routine and Interrupt Service Routine use table read instructions. If using the table read instructions, the Interrupt Service Routines may change the value of the TBLH and subsequently cause errors if used again by the main routine. As a rule it is recommended that simultaneous use of the table read instructions should be avoided. However, in situations where simultaneous use cannot be avoided, the interrupts should be disabled prior to the execution of any main routine table-read instructions. Note that all table related instructions require two instruction cycles to complete their operation. ## **Table Read Program Example** ``` rombank 1 code1 ds .section 'data' ; temporary register #1 tempreg1 db? tempreg2 db? ; temporary register #2 code0 .section 'code' ; initialise table pointer - note that this address is referenced mov a,06h mov tblp,a ; to the last page or the page that tbhp pointed mov a,3fh ; initialise high table pointer ; it is not necessary to set thhp if executing tabrdl or ltabrdl mov tbhp, a ; transfers value in table referenced by table pointer data at program tabrd tempreg1 ; memory address "3F06H" transferred to tempreg1 and TBLH dec tblp ; reduce value of table pointer by one tabrd tempreg2 ; transfers value in table referenced by table pointer data at program ; memory address "3F05H" transferred to tempreg2 and TBLH \, ; in this example the data "1AH" is transferred to tempreg1 and ; data "OFH" to tempreg2 the value "OOH" will be ; transferred to the high byte register TBLH code1 .section 'code' ``` org 1F00h ; sets initial address of last page dc 00Ah,00Bh,00Ch,00Dh,00Eh,00Fh,01Ah,01Bh ## In Circuit Programming - ICP The provision of Flash type Program Memory provides the user with a means of convenient and easy upgrades and modifications to their programs on the same device. As an additional convenience, Holtek has provided a means of programming the microcontroller in-circuit using a 4-pin interface. This provides manufacturers with the possibility of manufacturing their circuit boards complete with a programmed or un-programmed microcontroller, and then programming or upgrading the program at a later stage. This enables product manufacturers to easily keep their manufactured products supplied with the latest program releases without removal and re-insertion of the device. | Holtek Writer Pins | MCU Programming Pins | Pin Description | |--------------------|----------------------|---------------------------------| | ICPDA | PA0 | Programming Serial Data/Address | | ICPCK | PA2 | Programming Clock | | VDD | VDD & AVDD | Power Supply | | VSS | VSS & AVSS | Ground | The Program Memory can be programmed serially in-circuit using this 4-wire interface. Data is downloaded and uploaded serially on a single pin with an additional line for the clock. Two additional lines are required for the power supply. The technical details regarding the in-circuit programming of the device are beyond the scope of this document and will be supplied in supplementary literature. During the programming process, the user must take care of the ICPDA and ICPCK pins for data and clock programming purposes to ensure that no other outputs are connected to these two pins. Note: \* may be resistor or capacitor. The resistance of \* must be greater than $1k\Omega$ or the capacitance of \* must be less than 1nF. #### On-Chip Debug Support - OCDS The device also provides the "On-Chip Debug" function to debug the MCU during development process. Users can use the OCDS function to emulate the device behaviors by connecting the OCDSDA and OCDSCK pins to the Holtek HT-IDE development tools. The OCDSDA pin is the OCDS Data/Address input/output pin while the OCDSCK pin is the OCDS clock input pin. When users use the OCDS function for debugging, the corresponding pin functions shared with the OCDSDA and OCDSCK pins in the device will have no effect. However, the two OCDS pins which are pin-shared with the ICP programming pins are still used as the Flash Memory programming pins Rev. 1.50 38 August 15, 2024 for ICP. For more detailed OCDS information, refer to the corresponding document named "Holtek e-Link for 8-bit MCU OCDS User's Guide". | Holtek e-Link Pins | MCU OCDS Pins | Pin Description | |--------------------|---------------|-------------------------------------------------| | OCDSDA | OCDSDA | On-Chip Debug Support Data/Address input/output | | OCDSCK | OCDSCK | On-Chip Debug Support Clock input | | VDD | VDD & AVDD | Power Supply | | VSS | VSS & AVSS | Ground | # In Application Programming - IAP Flash type Program Memory provides the user with a means of convenient and easy upgrades and modifications to their programs on the same device. The provision of the IAP function offers users the convenience of Flash Memory multi-programming features. The convenience of the IAP function is that it can execute the updated program procedure using its internal firmware, without requiring an external Program Writer or PC. In addition, the IAP interface can also be any type of communication protocol, such as UART, using I/O pins. Regarding the internal firmware, the user can select versions provided by Holtek or create their own. The following section illustrates the procedures regarding how to implement the IAP firmware. #### Flash Memory Read/Write Size The Flash memory Erase and Write operations are carried out in a page format while the Read operation is carried out in a word format. The page size and write buffer size are both assigned with a capacity of 32 words. Note that the Erase operation should be executed before the Write operation is executed. When the Flash Memory Erase/Write Function is successfully enabled, the CFWEN bit will be set high. When the CFWEN bit is set high, the data can be written into the write buffer. The FWT bit is used to initiate the write process and then indicate the write operation status. This bit is set high by application programs to initiate a write process and will be cleared by hardware if the write process is finished. The Read operation can be carried out by executing a specific read procedure. The FRDEN bit is used to enable the read function and the FRD bit is used to initiate the read process by application programs and then indicate the read operation status. When the read process is finished, this bit will be cleared by hardware. | Operations | Format | | | | | | |-------------------------------------------------|---------------|--|--|--|--|--| | Erase | 32 words/page | | | | | | | Write | 32 words/time | | | | | | | Read 1 word/time | | | | | | | | Note: Page size = Write buffer size = 32 words. | | | | | | | **IAP Operation Format** Rev. 1.50 39 August 15, 2024 | Page | FARH | FARL[7:5] | FARL[4:0] | |------|-----------|-----------|-------------| | 0 | 0000 0000 | 000 | | | 1 | 0000 0000 | 001 | | | 2 | 0000 0000 | 010 | | | 3 | 0000 0000 | 011 | | | 4 | 0000 0000 | 100 | Tag Address | | : | : | : | | | : | : | : | | | 510 | 0011 1111 | 110 | | | 511 | 0011 1111 | 111 | | "x": don't care #### Page Number and Address Selection Note: "n" is specified by FA13~FA5 Flash Memory IAP Read/Write Structure #### Write Buffer The write buffer is used to store the written data temporarily when executing the write operation. The Write Buffer can be filled with written data after the Flash Memory Erase/Write Function has been successfully enabled by executing the Flash Memory Erase/Write Function Enable procedure. The write buffer can be cleared by configuring the CLWB bit in the FC2 register. The CLWB bit can be set high to enable the Clear Write Buffer procedure. When the procedure is finished this bit will be cleared to zero by hardware. It is recommended that the write buffer should be cleared by setting the CLWB bit high before the write buffer is used for the first time or when the data in the write buffer is updated. The write buffer size is 32 words corresponding to a page. The write buffer address is mapped to a specific Flash memory page specified by the memory address bits, FA13~FA5. The data written into the FD0L and FD0H registers will be loaded into the write buffer. When data is written into the high byte data register, FD0H, it will result in the data stored in the high and low byte data registers both being written into the write buffer. It will also cause the Flash memory address to be incremented by one, after which the new address will be loaded into the FARH and FARL address registers. When the Flash memory address reaches the page boundary, 11111b of a page with 32 words, the address will now not be incremented but stop at the last address of the page. At this point a new page address should be specified for any other erase/write operations. After a write process is finished, the write buffer will automatically be cleared by hardware. Note that the write buffer should be cleared manually by the application program when the data written into the Flash memory is incorrect in the data verification step. The data should again be written into the write buffer after the write buffer has been cleared when the data is found to be incorrect during the data verification step. Rev. 1.50 40 August 15, 2024 #### **IAP Flash Program Memory Registers** There are two address registers, four 16-bit data registers and three control registers. The address and data registers are located in Sector 0 while the control registers are located in Sector 1. Read and Write operations to the Flash memory are carried out using 16-bit data operations using the address and data registers and the control register. Several registers control the overall operation of the internal Flash Program Memory. The address registers are named FARL and FARH, the data registers are named FDnL and FDnH and the control registers are named FC0, FC1 and FC2. As the FARH/FARL and FDnH/FDnL registers are located in Sector 0, they can be directly accessed in the same way as any other Special Function Register. The FC0, FC1 and FC2 registers, being located in Sector 1, can be addressed directly only using the corresponding extended instructions or can be read from or written to indirectly using the MP1H/MP1L or MP2H/MP2L Memory Pointer pairs and Indirect Addressing Register, IAR1 or IAR2. | Register | | | | В | it | | | | |----------|-------|-------|-------|-------|-------|------|-------|------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | FC0 | CFWEN | FMOD2 | FMOD1 | FMOD0 | FWPEN | FWT | FRDEN | FRD | | FC1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FC2 | _ | _ | _ | _ | _ | _ | D1 | CLWB | | FARL | FA7 | FA6 | FA5 | FA4 | FA3 | FA2 | FA1 | FA0 | | FARH | _ | _ | FA13 | FA12 | FA11 | FA10 | FA9 | FA8 | | FD0L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FD0H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | FD1L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FD1H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | FD2L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FD2H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | FD3L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FD3H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | **IAP Register List** ## • FC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-----|-------|-----| | Name | CFWEN | FMOD2 | FMOD1 | FMOD0 | FWPEN | FWT | FRDEN | FRD | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 CFWEN: Flash Memory Erase/Write function enable control 0: Flash memory erase/write function is disabled 1: Flash memory erase/write function has been successfully enabled When this bit is cleared to 0 by application program, the Flash memory erase/write function is disabled. Note that this bit cannot be set high by application programs. Writing a "1" into this bit results in no action. This bit is used to indicate the Flash memory erase/write function status. When this bit is set to 1 by hardware, it means that the Flash memory erase/write function is enabled successfully. Otherwise, the Flash memory erase/write function is disabled if the bit is zero. Bit 6~4 FMOD2~FMOD0: Flash memory Mode selection 000: Write Mode 001: Page Erase Mode 010: Reserved 011: Read Mode 100: Reserved 101: Reserved 110: Flash memory Erase/Write function Enable Mode 111: Reserved These bits are used to select the Flash Memory operation modes. Note that the "Flash memory Erase/Write function Enable Mode" should first be successfully enabled before the Erase or Write Flash memory operation is executed. Bit 3 FWPEN: Flash memory Erase/Write function enable procedure Trigger 0: Erase/Write function enable procedure is not triggered or procedure timer times out 1: Erase/Write function enable procedure is triggered and procedure timer starts to count This bit is used to activate the Flash memory Erase/Write function enable procedure and an internal timer. It is set by the application programs and then cleared by hardware when the internal timer times out. The correct patterns must be written into the FD1L/FD1H, FD2L/FD2H and FD3L/FD3H register pairs respectively as soon as possible after the FWPEN bit is set high. Bit 2 FWT: Flash memory write initiate control - 0: Do not initiate Flash memory write or indicating that a Flash memory write process has completed - 1: Initiate Flash memory write process This bit is set by software and cleared by hardware when the Flash memory write process has completed. Bit 1 FRDEN: Flash memory read enable control 0: Flash memory read disable 1: Flash memory read enable This is the Flash memory Read Enable Bit which must be set high before any Flash memory read operations are carried out. Clearing this bit to zero will inhibit Flash memory read operations. Bit 0 FRD: Flash memory read initiate control - 0: Do not initiate Flash memory read or indicating that a Flash memory read process has completed - 1: Initiate Flash memory read process This bit is set by software and cleared by hardware when the Flash memory read process has completed. Note: 1. The FWT, FRDEN and FRD bits cannot be set to "1" at the same time with a single instruction. - 2. Ensure that the $f_{SUB}$ clock is stable before executing the erase or write operation. - Note that the CPU will be stopped when a read, write or erase operation is successfully activated. - 4. Ensure that the read, erase or write operation is totally complete before executing other operations. #### FC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: Chip Reset Pattern When a specific value of "55H" is written into this register, a reset signal will be generated to reset the whole chip. Rev. 1.50 42 August 15, 2024 #### • FC2 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|-----|------| | Name | _ | _ | _ | _ | _ | _ | D1 | CLWB | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" Bit 1 **D1**: Reserved, must be fixed at "0" Bit 0 CLWB: Flash memory Write Buffer Clear control 0: Do not initiate a Write Buffer Clear process or indicating that a Write Buffer Clear process has completed 1: Initiate Write Buffer Clear process This bit is set by software and cleared by hardware when the Write Buffer Clear process has completed. #### • FARL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | FA7 | FA6 | FA5 | FA4 | FA3 | FA2 | FA1 | FA0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ **FA7~FA0**: Flash Memory Address bit $7 \sim$ bit 0 ## • FARH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|------|------|------|------|-----|-----| | Name | _ | _ | FA13 | FA12 | FA11 | FA10 | FA9 | FA8 | | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5~0 **FA13~FA8**: Flash Memory Address bit 13 ~ bit 8 ## • FD0L Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ **D7\simD0**: The first Flash Memory data word bit $7 \sim$ bit 0 Note that data written into the low byte data register FD0L will only be stored in the FD0L register and not loaded into the lower 8-bit write buffer. ## FD0H Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7\sim 0$ **D15~D8**: The first Flash Memory data word bit $15 \sim$ bit 8 Note that when 8-bit data is written into the high byte data register FD0H, the whole 16 bits of data stored in the FD0H and FD0L registers will simultaneously be loaded into the 16-bit write buffer after which the contents of the Flash memory address register pair, FARH and FARL, will be incremented by one. # • FD1L Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ **D7~D0**: The second Flash Memory data word bit $7 \sim$ bit 0 # • FD1H Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7\sim0$ **D15\simD8**: The second Flash Memory data word bit $15\sim$ bit 8 ## • FD2L Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ **D7~D0**: The third Flash Memory data word bit $7 \sim$ bit 0 # • FD2H Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ **D15\simD8**: The third Flash Memory data word bit $15 \sim$ bit $8 \sim$ # • FD3L Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ **D7\simD0**: The fourth Flash Memory data word bit $7 \sim$ bit 0 # • FD3H Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7\sim 0$ **D15\simD8**: The fourth Flash Memory data word bit $15\sim$ bit 8 Rev. 1.50 44 August 15, 2024 #### Flash Memory Erase/Write Flow It is important to understand the Flash memory Erase/Write flow before the Flash memory contents are updated. Users can refer to the corresponding operation procedures when developing their IAP program to ensure that the Flash memory contents are correctly updated. #### Flash Memory Erase/Write Flow Descriptions - Activate the "Flash Memory Erase/Write function enable procedure" first. When the Flash Memory Erase/Write function is successfully enabled, the CFWEN bit in the FC0 register will automatically be set high by hardware. After this, Erase or Write operations can be executed on the Flash memory. Refer to the "Flash Memory Erase/Write Function Enable Procedure" for details. - 2. Configure the Flash memory address to select the desired erase page, tag address and then erase this page. - For a page erase operation, set the FARL and FARH registers to specify the start address of the erase page, then write dummy data into the FD0H register to tag address. The current address will be internally incremented by one after each dummy data is written into the FD0H register. When the address reaches the page boundary, 11111b, the address will not be further incremented but stop at the last address of the page. Note that the write operation to the FD0H register is used to tag address, it must be implemented to determine which addresses to be erased. - 3. Execute a Blank Check operation to ensure whether the page erase operation is successful or not. The "TABRD" instruction should be executed to read the Flash memory contents and to check if the contents is 0000h or not. If the Flash memory page erase operation fails, users should go back to Step 2 and execute the page erase operation again. - 4. Write data into the specific page. Refer to the "Flash Memory Write Procedure" for details. - 5. Execute the "TABRD" instruction to read the Flash memory contents and check if the written data is correct or not. If the data read from the Flash memory is different from the written data, it means that the page write operation has failed. The CLWB bit should be set high to clear the write buffer and then write the data into the specific page again if the write operation has failed. - Clear the CFWEN bit to disable the Flash Memory Erase/Write function enable mode if the current page Erase and Write operations are complete if no more pages need to be erased or written. Rev. 1.50 45 August 15, 2024 Flash Memory Erase/Write Flow Note: The Flash Memory Erase/Write Function Enable procedure and Flash Memory Write procedure will be described in the following sections. Rev. 1.50 46 August 15, 2024 #### Flash Memory Erase/Write Function Enable Procedure The Flash Memory Erase/Write Function Enable Mode is specially designed to prevent the Flash memory contents from being wrongly modified. In order to allow users to change the Flash memory data using the IAP control registers, users must first enable the Flash memory Erase/Write function. ## Flash Memory Erase/Write Function Enable Procedure Description - 1. Write data "110" to the FMOD [2:0] bits in the FC0 register to select the Flash Memory Erase/Write Function Enable Mode. - 2. Set the FWPEN bit in the FC0 register to "1" to activate the Flash Memory Erase/Write Function. This will also activate an internal timer. - 3. Write the correct data pattern into the Flash data registers, FD1L~FD3L and FD1H~FD3H, as soon as possible after the FWPEN bit is set high. The enable Flash memory erase/write function data pattern is 00H, 0DH, C3H, 04H, 09H and 40H corresponding to the FD1L~FD3L and FD1H~FD3H registers respectively. - 4. Once the timer has timed out, the FWPEN bit will automatically be cleared to 0 by hardware regardless of the input data pattern. - 5. If the written data pattern is incorrect, the Flash memory erase/write function will not be enabled successfully and the above steps should be repeated. If the written data pattern is correct, the Flash memory erase/write function will be enabled successfully. - 6. Once the Flash memory erase/write function is enabled, the Flash memory contents can be updated by executing the page erase and write operations using the IAP control registers. To disable the Flash memory erase/write function, the CFWEN bit in the FC0 register can be cleared. There is no need to execute the above procedure. Rev. 1.50 47 August 15, 2024 Flash Memory Erase/Write Function Enable Procedure Rev. 1.50 48 August 15, 2024 #### Flash Memory Write Procedure After the Flash memory erase/write function has been successfully enabled as the CFWEN bit is set high, the data to be written into the Flash memory can be loaded into the write buffer. The selected Flash memory page data should be erased by properly configuring the IAP control registers before the data write procedure is executed. The write buffer size is 32 words, known as a page, whose address is mapped to a specific Flash memory page specified by the memory address bits, FA13~FA5. It is important to ensure that the page where the write buffer data is located is the same one which the memory address bits, FA13~FA5, specify. #### Flash Memory Consecutive Write Description The maximum amount of write data is 32 words for each write operation. The write buffer address will be automatically incremented by one when consecutive write operations are executed. The start address of a specific page should first be written into the FARL and FARH registers. Then the data word should be written into the FD0L register and then the FD0H register. At the same time the write buffer address will be incremented by one and then the next data word can be written into the FD0L and FD0H registers for the next address without modifying the address register pair, FARH and FARL. When the write buffer address reaches the page boundary the address will not be further incremented but will stop at the last address of the page. - Activate the "Flash Memory Erase/Write function enable procedure". Check the CFWEN bit value and then execute the erase/write operations if the CFWEN bit is set high. Refer to the "Flash Memory Erase/Write function enable procedure" for more details. - 2. Set the FMOD field to "001" to select the erase operation and set the CLWB bit high to clear the write buffer. Set the FWT bit high to erase the desired page which is specified by the FARH and FARL registers and has been tagged address. Wait until the FWT bit goes low. - Execute a Blank Check operation using the table read instruction to ensure that the erase operation has successfully completed. - Go to step 2 if the erase operation is not successful. - Go to step 4 if the erase operation is successful. - 4. Set the FMOD field to "000" to select the write operation. - Setup the desired start address in the FARH and FARL registers. Write the desired data words consecutively into the FD0L and FD0H registers within a page as specified by their consecutive addresses. The maximum written data number is 32 words. - 6. Set the FWT bit high to write the data words from the write buffer to the Flash memory. Wait until the FWT bit goes low. - Verify the data using the table read instruction to ensure that the write operation has successfully completed. - If the write operation has not successfully completed, set the CLWB bit high to clear the write buffer and then go to step 5. - Go to step 8 if the write operation is successful. - 8. Clear the CFWEN bit low to disable the Flash memory erase/write function. Flash Memory Consecutive Write Procedure Note: 1. When the erase or write operation is successfully activated, all CPU operations will temporarily cease. 2. It will take certain time for the FWT bit state changing from high to low in the erase or write operation, which can be obtained in the Memory Characteristics section. Rev. 1.50 50 August 15, 2024 #### Flash Memory Non-consecutive Write Description The main difference between Flash Memory Consecutive and Non-Consecutive Write operations is whether the data words to be written are located in consecutive addresses or not. If the data to be written is not located in consecutive addresses the desired address should be re-assigned after a data word is successfully written into the Flash Memory. A two data word non-consecutive write operation is taken as an example here and described as follows: - 1. Activate the "Flash Memory Erase/Write function enable procedure". Check the CFWEN bit value and then execute the erase/write operation if the CFWEN bit is set high. Refer to the "Flash Memory Erase/Write function enable procedure" for more details. - 2. Set the FMOD field to "001" to select the erase operation and set the CLWB bit high to clear the write buffer. Set the FWT bit high to erase the desired page which is specified by the FARH and FARL registers and has been tagged address. Wait until the FWT bit goes low. - 3. Execute a Blank Check operation using the table read instruction to ensure that the erase operation has successfully completed. - Go to step 2 if the erase operation is not successful. - Go to step 4 if the erase operation is successful. - 4. Set the FMOD field to "000" to select the write operation. - 5. Setup the desired address ADDR1 in the FARH and FARL registers. Write the desired data word DATA1 first into the FD0L register and then into the FD0H register. - 6. Set the FWT bit high to transfer the data word from the write buffer to the Flash memory. Wait until the FWT bit goes low. - Verify the data using the table read instruction to ensure that the write operation has successfully completed. - If the write operation has not successfully completed, set the CLWB bit high to clear the write buffer and then go to step 5. - Go to step 8 if the write operation is successful. - 8. Setup the desired address ADDR2 in the FARH and FARL registers. Write the desired data word DATA2 first into the FD0L register and then into the FD0H register. - 9. Set the FWT bit high to transfer the data word from the write buffer to the Flash memory. Wait until the FWT bit goes low. - Verify the data using the table read instruction to ensure that the write operation has successfully completed. - If the write operation has not successfully completed, set the CLWB bit high to clear the write buffer and then go to step 8. - Go to step 11 if the write operation is successful. - 11. Clear the CFWEN bit low to disable the Flash memory erase/write function. Flash Memory Non-consecutive Write Procedure Note: 1. When the erase or write operation is successfully activated, all CPU operations will temporarily cease. 2. It will take certain time for the FWT bit state changing from high to low in the erase or write operation, which can be obtained in the Memory Characteristics section. Rev. 1.50 52 August 15, 2024 #### Important Points to Note for Flash Memory Write Operations - 1. The "Flash Memory Erase/Write Function Enable Procedure" must be successfully activated before the Flash Memory erase/write operation is executed. - 2. The Flash Memory erase operation is executed to erase a whole page. - 3. The whole write buffer data will be written into the Flash memory in a page format. The corresponding address cannot exceed the page boundary. - 4. After the data is written into the Flash memory the Flash memory contents must be read out using the table read instruction, TABRD, and checked if it is correct or not. If the data written into the Flash memory is incorrect, the write buffer should be cleared by setting the CLWB bit high and then writing the data again into the write buffer. Then activate a write operation on the same Flash memory page without erasing it. The data check, buffer clear and data re-write steps should be repeatedly executed until the data written into the Flash memory is correct. - 5. The system frequency should be setup to the maximum application frequency when data write and data check operations are executed using the IAP function. #### Flash Memory Read Procedure To activate the Flash Memory Read procedure, the FMOD field should be set to "011" to select the Flash memory read mode and the FRDEN bit should be set high to enable the read function. The desired Flash memory address should be written into the FARH and FARL registers and then the FRD bit should be set high. After this the Flash memory read operation will be activated. The data stored in the specified address can be read from the data registers, FD0H and FD0L, when the FRD bit goes low. There is no need to first activate the Flash Memory Erase/Write Function Enable Procedure before the Flash memory read operation is executed. Flash Memory Read Procedure Note: 1. When the read operation is successfully activated, all CPU operations will temporarily cease. It will take a typical time of three instruction cycles for the FRD bit state changing from high to low. Rev. 1.50 53 August 15, 2024 # **Data Memory** The Data Memory is an 8-bit wide RAM internal memory and is the location where temporary information is stored. Divided into three types, the first of Data Memory is an area of RAM where special function registers are located. These registers have fixed locations and are necessary for correct operation of the device. Many of these registers can be read from and written to directly under program control, however, some remain protected from user manipulation. The second area of Data Memory is reserved for general purpose use. All locations within this area are read and write accessible under program control. The third area is reserved for the LCD Data Memory. This special area of Data Memory is mapped directly to the LCD display so data written into this memory area will directly affect the displayed data. #### Structure The Data Memory is subdivided into several sectors, all of which are implemented in 8-bit wide Memory. Each of the Data Memory sectors is generally categorized into two types, the Special Purpose Data Memory and the General Purpose Data Memory. However, the Data Memory Sector 4 is reserved for the LCD display data. The address range of the Special Purpose Data Memory for the device is from 00H to 7FH while the General Purpose Data Memory address range is from 80H to FFH. Switching between the different Data Memory sectors is achieved by properly setting the Memory Pointers to correct value if using the indirect addressing method. | Special Purpose Data Memory | General Pur | pose Data Memory | LCD Data Memory | | | |-----------------------------|-------------|----------------------------------------------|-----------------|-----------------|--| | Located Sectors | Capacity | Sector: Address | Capacity | Sector: Address | | | 0, 1 | 2048×8 | 0: 80H~FFH<br>1: 80H~FFH<br>:<br>15: 80H~FFH | 46×8 | 4: 00H~2DH | | # Special Purpose Data Memory (Sector 0 ~ Sector 1) General Purpose Data Memory (Sector 0 ~ Sector 15) FFH Sector 0 Sector 1 **Data Memory Structure** Rev. 1.50 54 August 15, 2024 ## **Data Memory Addressing** For the device that supports the extended instructions, there is no Bank Pointer for Data Memory. The Bank Pointer, PBP, is only available for Program Memory. For Data Memory the desired Sector is pointed by the MP1H or MP2H register and the certain Data Memory address in the selected sector is specified by the MP1L or MP2L register when using indirect addressing access. Direct Addressing can be used in all sectors using the extended instruction which can address all available data memory space. For the accessed data memory which is located in any data memory sectors except sector 0, the extended instructions can be used to access the data memory instead of using the indirect addressing access. The main difference between standard instructions and extended instructions is that the data memory address "m" in the extended instructions has 12 valid bits for this device, the high byte indicates a sector and the low byte indicates a specific address. ## **General Purpose Data Memory** All microcontroller programs require an area of read/write memory where temporary data can be stored and retrieved for use later. It is this area of RAM memory that is known as General Purpose Data Memory. This area of Data Memory is fully accessible by the user programming for both reading and writing operations. By using the bit operation instructions individual bits can be set or reset under program control giving the user a large range of flexibility for bit manipulation in the Data Memory. ## **Special Purpose Data Memory** This area of Data Memory is where registers, necessary for the correct operation of the microcontroller, are stored. Most of the registers are both readable and writeable but some are protected and are readable only, the details of which are located under the relevant Special Function Register section. Note that for locations that are unused, any read instruction to these addresses will return the value "00H". Rev. 1.50 55 August 15, 2024 | | Sector 0 | Sector 1 | |------------|----------------------------------------|--------------------| | 00H | IAR0 | PTM0C0 | | 01H | MP0 | PTM0C1 | | 02H | IAR1 | PTM0DL | | 03H | MP1L | PTM0DH | | 04H | MP1H | PTM0AL | | 05H | ACC | PTM0AH | | 06H | PCL | PTM0RPL | | 07H | TBLP | PTM0RPH | | 08H | TBLH | STM0C0 | | 09H | TBHP | STM0C1 | | 0AH | STATUS | STM0DL | | 0BH | PBP | STM0DH | | 0CH | IAR2 | STM0AL | | 0DH | MP2L | STM0AH | | 0EH | MP2H<br>RSTFC | STM0RP | | 0FH<br>10H | INTC0 | FC0<br>FC1 | | 10H | INTC0 | FC1 | | 12H | INTC1 | U0SR | | 13H | INTC3 | U0CR1 | | 14H | PA | U0CR2 | | 15H | PAC | BRDH0 | | 16H | PAPU | BRDL0 | | 17H | PAWU | UFCR0 | | 18H | PB | TXR RXR0 | | 19H | PBC | RxCNT0 | | 1AH | PBPU | PTM1C0 | | 1BH | PC | PTM1C1 | | 1CH | PCC | PTM1DL | | 1DH | PCPU | PTM1DH | | 1EH | PD | PTM1AL | | 1FH | PDC | PTM1AH | | 20H | PDPU | PTM1RPL | | 21H | PE | PTM1RPH | | 22H | PEC | PTM2C0 | | 23H | PEPU | PTM2C1 | | 24H | PF | PTM2DL | | 25H | PFC | PTM2DH | | 26H | PFPU | PTM2AL | | 27H | PG | PTM2AH | | 28H | PGC | PTM2RPL | | 29H | PGPU | PTM2RPH | | 2AH | PCRL | PTM3C0 | | 2BH<br>2CH | PCRH | PTM3C1 | | 2DH | | PTM3DL | | 2DH<br>2EH | PJC | PTM3DH<br>PTM3AL | | 2FH | XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX | PTM3AL<br>PTM3AH | | 30H | | | | 31H | CRCCR | PTM3RPL<br>PTM3RPH | | 32H | CRCDL | STM1C0 | | 33H | CRCDH | STM1C1 | | 34H | IECC | STM1DL | | 35H | PMPS | STM1DH | | 36H | RSTC | STM1AL | | 37H | VBGRC | STM1AH | | 38H | 3.12 | STM1RP | | 39H | INTEG | STM2C0 | | 3AH | SCC | STM2C1 | | 3BH | HIRCC | STM2DL | | 3CH | HXTC | STM2DH | | 3DH | LXTC | STM2AL | | 3EH | WDTC | STM2AH | | 3FH | LVRC | STM2RP | | | | | | | Sector 0 | Sector 1 | |-------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------| | 40H | LVDC | EEC | | 41H | EEAL | U1SR | | 42H | EEAH | U1CR1 | | 43H | EED | U1CR2 | | 44H | CMP0C | BRDH1 | | 45H | | BRDL1 | | 46H | MFI0 | UFCR1 | | 47H | MFI1 | TXR_RXR1 | | 48H | MFI2 | RxCNT1<br>IFS0 | | 49H<br>4AH | MFI3<br>MFI4 | 150 | | 4AH | MFI5 | IFS2 | | 4CH | MFI6 | IFS3 | | 4DH | MFI7 | IFS4 | | 4EH | MFI8 | PAS0 | | 4FH | MFI9 | PAS1 | | 50H | LCDC0 | PBS0 | | 51H | LCDC1 | PBS1 | | 52H | LCDC2 | PCS0 | | 53H | SLEDC0 | PCS1 | | 54H | SLEDC1 | PDS0 | | 55H | SLEDC2 | PDS1 | | 56H | SLEDC3 | PES0 | | 57H | STKPTR | PES1 | | 58H | TLVRC | PFS0 | | 59H | MDUWR0 | PFS1 | | 5AH | MDUWR1 | PGS0 | | 5BH | MDUWR2 | PGS1 | | 5CH | MDUWR3 | U0CR3 | | 5DH | MDUWR4<br>MDUWR5 | U1CR3 | | 5EH<br>5FH | MDUWCTRL | | | 60H | CMP0VOS | PTM4C0 | | 61H | *********** | PTM4C1 | | 62H | | PTM4DL | | 63H | PSC0R | PTM4DH | | 64H | TB0C | PTM4AL | | 65H | TB1C | PTM4AH | | 66H | PSC1R | PTM4RPL | | 67H | SADOL | PTM4RPH | | 68H | SADOH | PTM5C0 | | 69H | SADC0 | PTM5C1 | | 6AH | SADC1 | PTM5DL | | 6BH | SADC2 | PTM5DH | | 6CH | SIMC0 | PTM5AL | | 6DH | SIMC1<br>SIMD | PTM5AH | | 6EH | SIND | PTM5RPL | | CELL | SIMA/SIMC3 | DTMEDDII | | 6FH | SIMA/SIMC2 | PTM5RPH | | 70H | SIMA/SIMC2<br>SIMTOC | PTM6C0 | | 70H<br>71H | | PTM6C0<br>PTM6C1 | | 70H<br>71H<br>72H | | PTM6C0<br>PTM6C1<br>PTM6DL | | 70H<br>71H<br>72H<br>73H | | PTM6C0<br>PTM6C1<br>PTM6DL<br>PTM6DH | | 70H<br>71H<br>72H | SIMTOC | PTM6C0<br>PTM6C1<br>PTM6DL<br>PTM6DH<br>PTM6AL | | 70H<br>71H<br>72H<br>73H<br>74H | SIMTOC<br>FARL | PTM6C0<br>PTM6C1<br>PTM6DL<br>PTM6DH | | 70H<br>71H<br>72H<br>73H<br>74H<br>75H | SIMTOC<br>FARL<br>FARH | PTM6C0<br>PTM6C1<br>PTM6DL<br>PTM6DH<br>PTM6AL<br>PTM6AH | | 70H<br>71H<br>72H<br>73H<br>74H<br>75H<br>76H<br>77H<br>78H | FARL FARH FDOL FDOH FD1L | PTM6C0<br>PTM6C1<br>PTM6DL<br>PTM6DH<br>PTM6AL<br>PTM6AH<br>PTM6RPL | | 70H<br>71H<br>72H<br>73H<br>74H<br>75H<br>76H<br>77H<br>78H<br>79H | SIMTOC FARL FARH FDOL FDOH | PTM6C0 PTM6C1 PTM6DL PTM6DH PTM6AL PTM6AH PTM6RPL PTM6RPH | | 70H<br>71H<br>72H<br>73H<br>74H<br>75H<br>76H<br>77H<br>78H | FARL FARH FDOL FDOH FD1L | PTM6C0 PTM6C1 PTM6DL PTM6DH PTM6AL PTM6AH PTM6AH PTM6RPL PTM6RPH PTM7C0 | | 70H<br>71H<br>72H<br>73H<br>74H<br>75H<br>76H<br>77H<br>78H<br>79H<br>7AH<br>7BH | FARL FARH FD0L FD0H FD1L FD1H FD2L FD2H | PTM6C0 PTM6C1 PTM6DL PTM6DH PTM6AL PTM6AH PTM6AH PTM6RPL PTM6RPH PTM7C0 PTM7C1 | | 70H<br>71H<br>72H<br>73H<br>74H<br>75H<br>76H<br>77H<br>78H<br>79H<br>7AH<br>7BH<br>7CH | FARL FARH FDOL FD0H FD1L FD1H FD2L FD2H FD3L | PTM6C0 PTM6C1 PTM6DL PTM6DH PTM6AL PTM6AH PTM6RPL PTM6RPH PTM7C0 PTM7C1 PTM7DL | | 70H<br>71H<br>72H<br>73H<br>74H<br>75H<br>76H<br>77H<br>78H<br>79H<br>7AH<br>7BH<br>7CH<br>7DH | FARL FARH FD0L FD0H FD1L FD1H FD2L FD2H | PTM6C0 PTM6C1 PTM6DL PTM6DH PTM6AL PTM6AH PTM6RPL PTM6RPH PTM7C0 PTM7C1 PTM7DL PTM7DL PTM7DL PTM7AL PTM7AL | | 70H<br>71H<br>72H<br>73H<br>74H<br>75H<br>76H<br>77H<br>78H<br>79H<br>7AH<br>7BH<br>7CH<br>7DH<br>7EH | FARL FARH FDOL FDOH FD1L FD1H FD2L FD2H FD3L FD3H | PTM6C0 PTM6C1 PTM6C1 PTM6DL PTM6DH PTM6AL PTM6AH PTM6RPL PTM6RPH PTM7C0 PTM7C1 PTM7DL PTM7DL PTM7DH PTM7AL PTM7AH PTM7RPL | | 70H<br>71H<br>72H<br>73H<br>74H<br>75H<br>76H<br>77H<br>78H<br>79H<br>7AH<br>7BH<br>7CH | FARL FARH FDOL FD0H FD1L FD1H FD2L FD2H FD3L | PTM6C0 PTM6C1 PTM6DL PTM6DH PTM6AL PTM6AH PTM6RPL PTM6RPH PTM7C0 PTM7C1 PTM7DL PTM7DL PTM7DL PTM7AL PTM7AL | : Reserved, cannot be changed : Unused, read as 00H **Special Purpose Data Memory Structure** Rev. 1.50 56 August 15, 2024 # **Special Function Register Description** Most of the Special Function Register details will be described in the relevant functional section. However, several registers require a separate description in this section. ## Indirect Addressing Registers - IAR0, IAR1, IAR2 The Indirect Addressing Registers, IAR0, IAR1 and IAR2, although having their locations in normal RAM register space, do not actually physically exist as normal registers. The method of indirect addressing for RAM data manipulation uses these Indirect Addressing Registers and Memory Pointers, in contrast to direct memory addressing, where the actual memory address is specified. Actions on the IAR0, IAR1 and IAR2 registers will result in no actual read or write operation to these registers but rather to the memory location specified by their corresponding Memory Pointers, MP0, MP1L/MP1H or MP2L/MP2H. Acting as a pair, IAR0 and MP0 can together access data only from Sector 0 while the IAR1 register together with MP1L/MP1H register pair and IAR2 register together with MP2L/MP2H register pair can access data from any Data Memory sector. As the Indirect Addressing Registers are not physically implemented, reading the Indirect Addressing Registers indirectly will return a result of "00H" and writing to the registers indirectly will result in no operation. ## Memory Pointers - MP0, MP1H/MP1L, MP2H/MP2L Five Memory Pointers, known as MP0, MP1L, MP1H, MP2L and MP2H, are provided. These Memory Pointers are physically implemented in the Data Memory and can be manipulated in the same way as normal registers providing a convenient way with which to address and track data. When any operation to the relevant Indirect Addressing Registers is carried out, the actual address that the microcontroller is directed to is the address specified by the related Memory Pointer. MP0, together with Indirect Addressing Register, IAR0, are used to access data from Sector 0, while MP1L/MP1H together with IAR1 and MP2L/MP2H together with IAR2 are used to access data from all data sectors according to the corresponding MP1H or MP2H register. Direct Addressing can be used in all data sectors using the extended instruction which can address all available data memory space. The following example shows how to clear a section of four Data Memory locations already defined as locations adres1 to adres4. #### **Indirect Addressing Program Example** #### Example 1 ``` data .section 'data' adres1 db? adres2 db? adres3 db? adres4 db? block dh? code .section at 0 code org 00h start: mov a,04h ; setup size of block mov block, a mov a, offset adres1 ; Accumulator loaded with first RAM address mov mp0,a ; setup memory pointer with first RAM address loop: clr IAR0 ; clear the data at address defined by MPO inc mp0 ; increment memory pointer sdz block ; check if last memory location has been cleared jmp loop continue: ``` #### Example 2 ``` data .section 'data' adres1 db? adres2 db? adres3 db? adres4 db? block db? code .section at 0 'code' org 00h start: ; setup size of block mov a,04h mov block,a mov a,01h ; setup the memory sector mov mp1h,a mov a,offset adres1 ; Accumulator loaded with first RAM address mov mp11,a ; setup memory pointer with first RAM address loop: clr IAR1 ; clear the data at address defined by MP1L inc mp11 ; increment memory pointer MP1L sdz block ; check if last memory location has been cleared jmp loop continue: ``` The important point to note here is that in the example shown above, no reference is made to specific RAM addresses. #### **Direct Addressing Program Example using extended instructions** ``` data .section 'data' temp db ? code .section at 0 code org 00h start: lmov a,[m] ; move [m] data to acc lsub a, [m+1] ; compare [m] and [m+1] data snz c ; [m]>[m+1]? jmp continue ; no ; yes, exchange [m] and [m+1] data lmov a,[m] mov temp,a lmov a, [m+1] lmov [m],a mov a, temp lmov [m+1], a continue: ``` Note: Here "m" is a data memory address located in any data memory sectors. For example, m=1F0H, it indicates address 0F0H in Sector 1. Rev. 1.50 58 August 15, 2024 ## Program Memory Bank Pointer - PBP For the device the Program Memory is divided into several banks. Selecting the required Program Memory area is achieved using the Program Memory Bank Pointer, PBP. The PBP register should be properly configured before the device executes the "Branch" operation using the "JMP" or "CALL" instruction. After that a jump to a non-consecutive Program Memory address which is located in a certain bank selected by the program memory bank pointer bits will occur. #### • PBP Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|---|------| | Name | _ | _ | _ | _ | _ | _ | _ | PBP0 | | R/W | _ | _ | _ | _ | _ | _ | _ | R/W | | POR | _ | _ | _ | _ | _ | _ | _ | 0 | Bit 7~1 Unimplemented, read as "0" Bit 0 **PBP0**: Program Memory Bank Point bit 0 0: Bank 0 1: Bank 1 #### Accumulator - ACC The Accumulator is central to the operation of any microcontroller and is closely related with operations carried out by the ALU. The Accumulator is the place where all intermediate results from the ALU are stored. Without the Accumulator it would be necessary to write the result of each calculation or logical operation such as addition, subtraction, shift, etc., to the Data Memory resulting in higher programming and timing overheads. Data transfer operations usually involve the temporary storage function of the Accumulator; for example, when transferring data between one user-defined register and another, it is necessary to do this by passing the data through the Accumulator as no direct transfer between two registers is permitted. ## Program Counter Low Register – PCL To provide additional program control functions, the low byte of the Program Counter is made accessible to programmers by locating it within the Special Purpose area of the Data Memory. By manipulating this register, direct jumps to other program locations are easily implemented. Loading a value directly into this PCL register will cause a jump to the specified Program Memory location; however, as the register is only 8-bit wide, only jumps within the current Program Memory page are permitted. When such operations are used, note that a dummy cycle will be inserted. #### Look-up Table Registers - TBLP, TBHP, TBLH These three special function registers are used to control operation of the look-up table which is stored in the Program Memory. The TBLP and TBHP registers are the table pointer pair and indicates the location where the table data is located. Their value must be setup before any table read instructions are executed. Their value can be changed, for example using the "INC" or "DEC" instructions, allowing for easy table data pointing and reading. TBLH is the location where the high order byte of the table data is stored after a table read data instruction has been executed. Note that the lower order table data byte is transferred to a user defined location. ## Status Register - STATUS This 8-bit register contains the zero flag (Z), carry flag (C), auxiliary carry flag (AC), overflow flag (OV), SC flag, CZ flag, power down flag (PDF), and watchdog time-out flag (TO). These arithmetic/logical operation and system management flags are used to record the status and operation of the microcontroller. Rev. 1.50 59 August 15, 2024 With the exception of the TO and PDF flags, bits in the status register can be altered by instructions like most other registers. Any data written into the status register will not change the TO or PDF flag. In addition, operations related to the status register may give different results due to the different instruction operations. The TO flag can be affected only by a system power-up, a WDT time-out or by executing the "CLR WDT" or "HALT" instruction. The PDF flag is affected only by executing the "HALT" or "CLR WDT" instruction or during a system power-up. The Z, OV, AC, C, SC and CZ flags generally reflect the status of the latest operations. - C is set if an operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation; otherwise C is cleared. C is also affected by a rotate through carry instruction. - AC is set if an operation results in a carry out of the low nibbles in addition, or no borrow from the high nibble into the low nibble in subtraction; otherwise AC is cleared. - Z is set if the result of an arithmetic or logical operation is zero; otherwise Z is cleared. - OV is set if an operation results in a carry into the highest-order bit but not a carry out of the highest-order bit, or vice versa; otherwise OV is cleared. - PDF is cleared by a system power-up or executing the "CLR WDT" instruction. PDF is set by executing the "HALT" instruction. - TO is cleared by a system power-up or executing the "CLR WDT" or "HALT" instruction. TO is set by a WDT time-out. - SC is the result of the "XOR" operation which is performed by the OV flag and the MSB of the current instruction operation result. - CZ is the operational result of different flags for different instructions. Refer to register definitions for more details. In addition, on entering an interrupt sequence or executing a subroutine call, the status register will not be pushed onto the stack automatically. If the contents of the status registers are important and if the subroutine can corrupt the status register, precautions must be taken to correctly save it. #### STATUS Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|----|-----|-----|-----|-----|-----| | Name | SC | CZ | TO | PDF | OV | Z | AC | С | | R/W | R/W | R/W | R | R | R/W | R/W | R/W | R/W | | POR | Х | Х | 0 | 0 | Х | х | Х | Х | "x": unknown Bit 7 SC: The result of the "XOR" operation which is performed by the OV flag and the MSB of the instruction operation result. Bit 6 CZ: The operational result of different flags for different instructions. For SUB/SUBM/LSUB/LSUBM instructions, the CZ flag is equal to the Z flag. For SBC/ SBCM/ LSBC/ LSBCM instructions, the CZ flag is the "AND" operation result which is performed by the previous operation CZ flag and current operation zero flag. For other instructions, the CZ flag will not be affected. Bit 5 **TO**: Watchdog Time-out flag 0: After power up or executing the "CLR WDT" or "HALT" instruction 1: A watchdog time-out occurred Bit 4 **PDF**: Power down flag 0: After power up or executing the "CLR WDT" instruction 1: By executing the "HALT" instruction Rev. 1.50 60 August 15, 2024 Bit 3 **OV**: Overflow flag 0: No overflow 1: An operation results in a carry into the highest-order bit but not a carry out of the highest-order bit or vice versa Bit 2 Z: Zero flag 0: The result of an arithmetic or logical operation is not zero 1: The result of an arithmetic or logical operation is zero Bit 1 AC: Auxiliary flag 0: No auxiliary carry 1: An operation results in a carry out of the low nibbles, in addition, or no borrow from the high nibble into the low nibble in subtraction Bit 0 C: Carry flag 0: No carry-out 1: An operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation The "C" flag is also affected by a rotate through carry instruction. # **EEPROM Data Memory** The device contains an area of internal EEPROM Data Memory. EEPROM is by its nature a non-volatile form of re-programmable memory, with data retention even when its power supply is removed. By incorporating this kind of data memory, a whole new host of application possibilities are made available to the designer. The availability of EEPROM storage allows information such as product identification numbers, calibration values, specific user data, system setup data or other product information to be stored directly within the product microcontroller. The process of reading and writing data to the EEPROM memory has been reduced to a very trivial affair. # **EEPROM Data Memory Structure** The EEPROM Data Memory capacity is 1024×8 bits for the device. Unlike the Program Memory and RAM Data Memory, the EEPROM Data Memory is not directly mapped into memory space and is therefore not directly addressable in the same way as the other types of memory. Read and Write operations to the EEPROM are carried out in single byte operations using an address register pair and a data register in sector 0 and a single control register in sector 1. ## **EEPROM Registers** Four registers control the overall operation of the internal EEPROM Data Memory. These are the address registers, EEAL and EEAH, the data register, EED and a single control register, EEC. As the EEAL, EEAH and EED registers are located in sector 0, they can be directly accessed in the same way as any other Special Function Register. The EEC register, however, being located in sector 1, can only be read from or written to indirectly using the MP1H/MP1L or MP2H/MP2L Memory Pointer pair and Indirect Addressing Register, IAR1 or IAR2. Because the EEC control register is located at address 40H in sector 1, the Memory Pointer low byte register, MP1L or MP2L, must first be set to the value 40H and the Memory Pointer high byte register, MP1H or MP2H, set to the value, 01H, before any operations on the EEC register are executed. | Register | | Bit | | | | | | | | | | | |----------|-------|-------|-------|-------|-------|-------|-------|-------|--|--|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | EEAL | EEAL7 | EEAL6 | EEAL5 | EEAL4 | EEAL3 | EEAL2 | EEAL1 | EEAL0 | | | | | | EEAH | _ | _ | _ | _ | _ | _ | EEAH1 | EEAH0 | | | | | | EED | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | EEC | D7 | EREN | ER | MODE | WREN | WR | RDEN | RD | | | | | **EEPROM Register List** # • EEAL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | EEAL7 | EEAL6 | EEAL5 | EEAL4 | EEAL3 | EEAL2 | EEAL1 | EEAL0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ **EEAL7~EEAL0**: Data EEPROM low byte address bit $7 \sim$ bit 0 #### • EEAH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|-------|-------| | Name | _ | _ | _ | _ | _ | _ | EEAH1 | EEAH0 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" Bit $1\sim 0$ **EEAH1~EEAH0**: Data EEPROM high byte address bit $1\sim$ bit 0 #### • EED Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ **D7~D0**: Data EEPROM data bit $7 \sim$ bit 0 ## • EEC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|------|-----|------|------|-----|------|-----| | Name | D7 | EREN | ER | MODE | WREN | WR | RDEN | RD | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 **D7**: Reserved, must be fixed at "0" Bit 6 EREN: Data EEPROM erase enable 0: Disable 1: Enable This bit is used to enable Data EEPROM erase function and must be set high before Data EEPROM erase operations are carried out. This bit will be automatically reset to zero by hardware after the erase cycle has finished. Clearing this bit to zero will inhibit data EEPROM erase operations. Bit 5 ER: Data EEPROM erase control 0: Erase cycle has finished 1: Activate an erase cycle This is the Data EEPROM Erase Control Bit. When this bit is set high by the application program, an erase cycle will be activated. This bit will be automatically reset to zero by hardware after the erase cycle has finished. Setting this bit high will have no effect if the EREN has not first been set high. Bit 4 MODE: Data EEPROM operation mode selection 0: Byte operation mode 1: Page operation mode This is the EEPROM operation mode selection bit. When the bit is set high by the application program, the Page write, erase or read function will be selected. Otherwise, the byte write or read function will be selected. The EEPROM page buffer size is 16 bytes. Rev. 1.50 62 August 15, 2024 Bit 3 WREN: Data EEPROM write enable 0: Disable 1: Enable This is the Data EEPROM Write Enable Bit, which must be set high before Data EEPROM write operations are carried out. Clearing this bit to zero will inhibit Data EEPROM write operations. Note that the WREN bit will automatically be cleared to zero after the write operation is finished. Bit 2 WR: Data EEPROM write control 0: Write cycle has finished1: Activate a write cycle This is the Data EEPROM Write Control Bit. When this bit is set high by the application program, a write cycle will be activated. This bit will be automatically reset to zero by hardware after the write cycle has finished. Setting this bit high will have no effect if the WREN has not first been set high. Bit 1 RDEN: Data EEPROM read enable 0: Disable 1: Enable This is the Data EEPROM Read Enable Bit, which must be set high before Data EEPROM read operations are carried out. Clearing this bit to zero will inhibit Data EEPROM read operations. Bit 0 RD: Data EEPROM read control 0: Read cycle has finished 1: Activate a read cycle This is the Data EEPROM Read Control Bit. When this bit is set high by the application program, a read cycle will be activated. This bit will be automatically reset to zero by hardware after the read cycle has finished. Setting this bit high will have no effect if the RDEN has not first been set high. Note: 1. The EREN, ER, WREN, WR, RDEN and RD cannot be set to "1" at the same time in one instruction. The WR and RD cannot be set to "1" at the same time. - 2. Ensure that the $f_{SUB}$ clock is stable before executing the erase or write operation. - 3. Ensure that the erase or write operation is totally complete before changing the contents of the EEPROM related registers or activating the IAP function. ## Read Operation from the EEPROM Reading data from the EEPROM can be implemented by two modes for this device, byte read mode or page read mode, which is controlled by the EEPROM operation mode selection bit, MODE, in the EEC register. #### **Byte Read Mode** The EEPROM byte read operation can be executed when the mode selection bit, MODE, is cleared to zero. For a byte read operation the desired EEPROM address should first be placed in the EEAH and EEAL registers, as well as the read enable bit, RDEN, in the EEC register should be set high to enable the read function. Then setting the RD bit high will initiate the EEPROM byte read operation. Note that setting the RD bit high only will not initiate a read operation if the RDEN bit is not set high. When the read cycle terminates, the RD bit will automatically be cleared to zero and the EEPROM data can be read from the EED register. The data will remain in the EED register until another read or write operation is executed. The application program can poll the RD bit to determine when the data is valid for reading. #### Page Read Mode The EEPROM page read operation can be executed when the mode selection bit, MODE, is set high. The page size can be up to 16 bytes for the page read operation. For a page read operation the start address of the desired EEPROM page should first be placed in the EEAH and EEAL registers, as well as the read enable bit, RDEN, in the EEC register should be set high to enable the read function. Then setting the RD bit high will initiate the EEPROM page read operation. Note that setting the RD bit high only will not initiate a read operation if the RDEN bit is not set high. When the current byte read cycle terminates, the RD bit will automatically be cleared to zero indicating that the EEPROM data can be read from the EED register and then the current address will be incremented by one by hardware. The data which is stored in the next EEPROM address can continuously be read when the RD bit is again set high without reconfiguring the EEPROM address and RDEN control bit. The application program can poll the RD bit to determine when the data is valid for reading. The EEPROM address higher 6 bits are used to specify the desired page location while the lower 4 bits are used to point to the actual address. In the page read operation mode the lower 4-bit address value will automatically be incremented by one. However, the higher 6-bit address value will not be incremented by hardware. When the EEPROM address lower 4-bit value which is internally incremented by one in the page mode reaches the page boundary, known as 0FH, the EEPROM address lower 4-bit value will stop at 0FH. The EEPROM address will not "roll over". ## Page Erase Operation to the EEPROM The EEPROM page erase operation can be executed when the mode selection bit, MODE, is set high. The EEPROM is capable of a 16-byte page erase. The internal page buffer will be cleared by hardware after power on reset. When the EEPROM erase enable control bit, namely EREN, is changed from "1" to "0", the internal page buffer will also be cleared. Note that when the EREN bit is changed from "0" to "1", the internal page buffer will not be cleared. The EEPROM address higher 6 bits are used to specify the desired page location while the lower 4 bits are used to point to the actual address. In the page erase operation mode the lower 4-bit address value will automatically be incremented by one after each dummy data byte is written into the EED register. However, the higher 6-bit address value will not be incremented by hardware. When the EEPROM address lower 4-bit value which is internally incremented by one in the page mode reaches the page boundary, known as 0FH, the EEPROM address lower 4-bit value will stop at 0FH. The EEPROM address will not "roll over". For page erase operations the start address of the desired EEPROM page should first be placed in the EEAH and EEAL registers, then the dummy data to be written should be placed in the EED register. The maximum data length for a page is 16 bytes. Note that the write operation to the EED register is used to tag address, it must be implemented to determine which addresses to be erased. When the page dummy data is completely written, then the EREN bit in the EEC register should be set high to enable erase operations and the ER bit must be immediately set high to initiate the EEPROM erase process. These two instructions must be executed in two consecutive instruction cycles to activate an erase operation successfully. The global interrupt enable bit EMI should also first be cleared before implementing an erase operation and then set again after a valid erase activation procedure has completed. Note: The above steps must be executed sequentially to successfully complete the page erase operation, refer to the corresponding programming example. As the EEPROM erase cycle is controlled using an internal timer whose operation is asynchronous to microcontroller system clock, a certain time will elapse before the data will have been erased from the EEPROM. Detecting when the erase cycle has finished can be implemented either by polling the ER bit in the EEC register or by using the EEPROM interrupt. When the erase cycle terminates, the ER bit will be automatically cleared to zero by the microcontroller, informing the user that the page data has been erased. The application program can therefore poll the ER bit to determine when the erase cycle has ended. After the erase operation is finished, the EREN bit will be set low by hardware. The Data EEPROM erased page content will all be zero after a page erase operation. Rev. 1.50 64 August 15, 2024 ## Write Operation to the EEPROM Writing data to the EEPROM can be implemented by two modes for this device, byte write mode or page write mode, which is controlled by the EEPROM operation mode selection bit, MODE, in the EEC register. #### **Byte Write Mode** The EEPROM byte write operation can be executed when the mode selection bit, MODE, is cleared to zero. For byte write operations the desired EEPROM address should first be placed in the EEAH and EEAL registers, then the data to be written should be placed in the EED register. To write data to the EEPROM, the write enable bit, WREN, in the EEC register must first be set high to enable the write function. After this, the WR bit in the EEC register must be immediately set high to initiate a write cycle. These two instructions must be executed in two consecutive instruction cycles to activate a write operation successfully. The global interrupt bit EMI should also first be cleared before implementing any write operations, and then set high again after a valid write activation procedure has completed. Note that setting the WR bit high only will not initiate a write cycle if the WREN bit is not set. Note: The above steps must be executed sequentially to successfully complete the byte write operation, refer to the corresponding programming example. As the EEPROM write cycle is controlled using an internal timer whose operation is asynchronous to microcontroller system clock, a certain time will elapse before the data will have been written into the EEPROM. Detecting when the write cycle has finished can be implemented either by polling the WR bit in the EEC register or by using the EEPROM interrupt. When the write cycle terminates, the WR bit will be automatically cleared to zero by the microcontroller, informing the user that the data has been written to the EEPROM. The application program can therefore poll the WR bit to determine when the write cycle has ended. After the write operation is finished, the WREN bit will be set low by hardware. Note that a byte erase operation will automatically be executed before a byte write operation is successfully activated. #### **Page Write Mode** Before a page write operation is executed, it is important to ensure that a relevant page erase operation has been successfully executed. The EEPROM page write operation can be executed when the mode selection bit, MODE, is set high. The EEPROM is capable of a 16-byte page write. The internal page buffer will be cleared by hardware after power on reset. When the EEPROM write enable control bit, namely WREN, is changed from "1" to "0", the internal page buffer will also be cleared. Note that when the WREN bit is changed from "0" to "1", the internal page buffer will not be cleared. A page write is initiated in the same way as a byte write initiation except that the EEPROM data can be written up to 16 bytes. The EEPROM address higher 6 bits are used to specify the desired page location while the lower 4 bits are used to point to the actual address. In the page write operation mode the lower 4-bit address value will automatically be incremented by one after each data byte is written into the EED register. However, the higher 6-bit address value will not be incremented by hardware. When the EEPROM address lower 4-bit value which is internally incremented by one in the page mode reaches the page boundary, known as 0FH, the EEPROM address lower 4-bit value will stop at 0FH. The EEPROM address will not "roll over". At this point any data write operations to the EED register will be invalid. For page write operations the start address of the desired EEPROM page should first be placed in the EEAH and EEAL registers, then the data to be written should be placed in the EED register. The maximum data length for a page is 16 bytes. Note that when a data byte is written into the EED register, then the data in the EED register will be loaded into the internal page buffer and the current address value will automatically be incremented by one. When the page data is completely written into the page buffer, then the WREN bit in the EEC register should be set high to enable write operations and the WR bit must be immediately set high to initiate the EEPROM write process. These two instructions must be executed in two consecutive instruction cycles to activate a write operation successfully. The global interrupt enable bit EMI should also first be cleared before implementing any write operations, and then set high again after a valid write activation procedure has completed. Note that setting the WR bit high only will not initiate a write cycle if the WREN bit is not set. Note: The above steps must be executed sequentially to successfully complete the page write operation, refer to the corresponding programming example. As the EEPROM write cycle is controlled using an internal timer whose operation is asynchronous to microcontroller system clock, a certain time will elapse before the data will have been written into the EEPROM. Detecting when the write cycle has finished can be implemented either by polling the WR bit in the EEC register or by using the EEPROM interrupt. When the write cycle terminates, the WR bit will be automatically cleared to zero by the microcontroller, informing the user that the data has been written to the EEPROM. The application program can therefore poll the WR bit to determine when the write cycle has ended. After the write operation is finished, the WREN bit will be set low by hardware. #### **Write Protection** Protection against inadvertent write operation is provided in several ways. After the device is powered-on the Write Enable bit in the control register will be cleared preventing any write operations. Also at power-on the Memory Pointer high byte register, MP1H or MP2H, will be reset to zero, which means that Data Memory Sector 0 will be selected. As the EEPROM control register is located in Sector 1, this adds a further measure of protection against spurious write operations. During normal program operation, ensuring that the Write Enable bit in the control register is cleared will safeguard against incorrect write operations. #### **EEPROM Interrupt** The EEPROM erase or write interrupt is generated when an EEPROM erase or write cycle has ended. The EEPROM interrupt must first be enabled by setting the DEE bit in the relevant interrupt register. However as the EEPROM is contained within a Multi-function Interrupt, the associated multi-function interrupt enable bit must also be set. When an EEPROM erase or write cycle ends, the DEF request flag and its associated multi-function interrupt request flag will both be set. If the global, EEPROM and Multi-function interrupts are enabled and the stack is not full, a jump to the associated Multi-function Interrupt vector will take place. When the interrupt is serviced only the Multi-function interrupt flag will be automatically reset, the EEPROM interrupt flag must be manually reset by the application program. More details can be obtained in the Interrupt section. ## **Programming Considerations** Care must be taken that data is not inadvertently written to the EEPROM. Protection can be enhanced by ensuring that the Write Enable bit is normally cleared to zero when not writing. Also the Memory Pointer high byte register, MP1H or MP2H, could be normally cleared to zero as this would inhibit access to Sector 1 where the EEPROM control register exists. Although certainly not necessary, consideration might be given in the application program to the checking of the validity of new write data by a simple read back process. When writing data the WR bit must be set high immediately after the WREN bit has been set high, to ensure the write cycle executes correctly. When erasing data the ER bit must be set high immediately after the EREN bit has been set high, to ensure the erase cycle executes correctly. The global interrupt bit EMI should also be cleared before a write or erase cycle is executed and then set again after a valid Rev. 1.50 66 August 15, 2024 write or erase activation procedure has completed. Note that the device should not enter the IDLE or SLEEP mode until the EEPROM read, erase or write operation is totally complete. Otherwise, the EEPROM read, erase or write operation will fail. #### **Programming Examples** #### Reading a Data Byte from the EEPROM - Polling Method ``` ; setup memory pointer low byte MP1L MOV MP1L, A ; MP1 points to EEC register MOV A, 01H ; setup memory pointer high byte MP1H MOV MP1H, A ; clear MODE bit, select byte operation mode CLR IAR1.4 MOV A, EEPROM ADRES H ; user defined high byte address MOV EEAH, A MOV A, EEPROM ADRES L ; user defined low byte address MOV EEAL, A SET IAR1.1 ; set RDEN bit, enable read operations SET IAR1.0 ; start Read Cycle - set RD bit BACK: SZ IAR1.0 ; check for read cycle end JMP BACK CLR IAR1 ; disable EEPROM read function CLR MP1H MOV A, EED ; move read data to register MOV READ DATA, A ``` # Reading a Data Page from the EEPROM - Polling Method ``` MOV A, 040H ; setup memory pointer low byte MP1L ; MP1 points to EEC register ; setup memory pointer high byte MP1H MOV MP1L, A MOV A, 01H MOV MP1H, A SET IAR1.4 ; set MODE bit, select page operation mode MOV A, EEPROM ADRES H \,\, ; user defined high byte address MOV EEAH, A MOV A, EEPROM ADRES L ; user defined low byte address MOV EEAL, A SET IAR1.1 ; set RDEN bit, enable read operations ; ~~~~ The data length can be up to 16 bytes (Start) ~~~~ CALL READ CALL READ JMP PAGE READ FINISH ; ~~~~ The data length can be up to 16 bytes (End) ~~~~ SET IAR1.0 ; start Read Cycle - set RD bit BACK: SZ IAR1.0 ; check for read cycle end JMP BACK MOV A, EED ; move read data to register MOV READ DATA, A RET PAGE READ FINISH: CLR IAR1 ; disable EEPROM read function CLR MP1H ``` #### Erasing a Data Page to the EEPROM - Polling Method ``` MOV A, 040H ; setup memory pointer low byte MP1L MOV MP1L, A ; MP1 points to EEC register MOV A, 01H ; setup memory pointer high byte MP1H MOV MP1H, A SET IAR1.4 ; set MODE bit, select page operation mode MOV A, EEPROM ADRES H ; user defined high byte address MOV EEAH, A MOV A, EEPROM ADRES L \,; user defined low byte address MOV EEAL, A ; ~~~~ The data length can be up to 16 bytes (Start) ~~~~ CALL WRITE BUF CALL WRITE BUF JMP Erase START ; ~~~~ The data length can be up to 16 bytes (End) ~~~~ WRITE BUF: MOV A, EEPROM DATA ; user defined data, erase mode don't care data value MOV EED, A RET Erase START: CLR EMI SET IAR1.6 ; set EREN bit, enable erase operations SET IAR1.5 ; start Erase Cycle - set ER bit - executed immediately ; after setting EREN bit SET EMI BACK: SZ IAR1.5 ; check for erase cycle end JMP BACK CLR MP1H ``` ## Writing a Data Byte to the EEPROM - Polling Method ``` MOV A, 040H ; setup memory pointer low byte MP1L MOV MP1L, A ; MP1 points to EEC register MOV A, 01H ; setup memory pointer high byte MP1H MOV MP1H, A CLR IAR1.4 ; clear MODE bit, select byte operation mode MOV A, EEPROM ADRES H ; user defined high byte address MOV EEAH, A MOV A, EEPROM ADRES L ; user defined low byte address MOV EEAL, A MOV A, EEPROM DATA ; user defined data MOV EED, A CLR EMI SET IAR1.3 ; set WREN bit, enable write operations SET IAR1.2 ; start Write Cycle - set WR bit - executed immediately ; after setting WREN bit SET EMI BACK: SZ IAR1.2 ; check for write cycle end JMP BACK CLR MP1H ``` Rev. 1.50 68 August 15, 2024 #### Writing a Data Page to the EEPROM - Polling Method ``` MOV A, 040H ; setup memory pointer low byte MP1L ; MP1 points to EEC register MOV MP1L, A ; setup memory pointer high byte MP1H MOV A, 01H MOV MP1H, A ; set MODE bit, select page operation mode SET IAR1.4 MOV A, EEPROM_ADRES_H ; user defined high byte address MOV EEAH, A MOV A, EEPROM_ADRES_L ; user defined low byte address MOV EEAL, A ; ~~~~ The data length can be up to 16 bytes (Start) ~~~~ CALL WRITE BUF CALL WRITE BUF JMP WRITE START ; ~~~~ The data length can be up to 16 bytes (End) ~~~~ WRITE BUF: MOV A, EEPROM DATA ; user defined data MOV EED, A RET WRITE START: CLR EMI SET IAR1.3 ; set WREN bit, enable write operations ; start Write Cycle - set WR bit - executed immediately SET IAR1.2 ; after setting WREN bit SET EMI BACK: SZ IAR1.2 ; check for write cycle end JMP BACK CLR MP1H ``` # **Oscillators** Various oscillator types offer the user a wide range of functions according to their various application requirements. The flexible features of the oscillator functions ensure that the best optimisation can be achieved in terms of speed and power saving. Oscillator selections and operation are selected through a combination of configuration options and relevant control registers. #### **Oscillator Overview** In addition to being the source of the main system clock the oscillators also provide clock sources for the Watchdog Timer and Time Base Interrupts. External oscillators requiring some external components as well as fully integrated internal oscillators, requiring no external components, are provided to form a wide range of both fast and slow system oscillators. The higher frequency oscillators provide higher performance but carry with it the disadvantage of higher power requirements, while the opposite is of course true for the lower frequency oscillators. With the capability of dynamically switching between fast and slow system clock, the device has the flexibility to optimize the performance/power ratio, a feature especially important in power sensitive portable applications. | Туре | Name | Frequency | Pins | | |-----------------------------|------|--------------|-----------|--| | External High Speed Crystal | HXT | 400kHz~16MHz | OSC1/OSC2 | | | Internal High Speed RC | HIRC | 8/12/16MHz | _ | | | External Low Speed Crystal | LXT | 32.768kHz | XT1/XT2 | | | Internal Low Speed RC | LIRC | 32kHz | _ | | **Oscillator Types** # **System Clock Configurations** There are four methods of generating the system clock, two high speed oscillators and two low speed oscillators for the device. The high speed oscillators are the external crystal/ceramic oscillator, HXT, and the internal 8/12/16MHz RC oscillator, HIRC. The low speed oscillators are the internal 32kHz RC oscillator, LIRC, and the external 32.768kHz crystal oscillator, LXT. Selecting whether the low or high speed oscillator is used as the system oscillator is implemented using the CKS2~CKS0 bits in the SCC register and as the system clock can be dynamically selected. The actual source clock used for the low speed oscillator is chosen via the FSS bit in the SCC register while for the high speed oscillator the source clock is selected by the FHS bit in the SCC register. The frequency of the slow speed or high speed system clock is determined using the CKS2~CKS0 bits in the SCC register. Note that two oscillator selections must be made namely one high speed and one low speed system oscillators. It is not possible to choose a no-oscillator selection for either the high or low speed oscillator. Rev. 1.50 70 August 15, 2024 **System Clock Configurations** # External Crystal/Ceramic Oscillator - HXT The External Crystal/Ceramic System Oscillator is one of the high frequency oscillator choices, which is selected via a software control bit, FHS. For most crystal oscillator configurations, the simple connection of a crystal across OSC1 and OSC2 will create the necessary phase shift and feedback for oscillation, without requiring external capacitors. However, for some crystal types and frequencies, to ensure oscillation, it may be necessary to add two small value capacitors, C1 and C2. Using a ceramic resonator will usually require two small value capacitors, C1 and C2, to be connected as shown for oscillation to occur. The values of C1 and C2 should be selected in consultation with the crystal or resonator manufacturer's specification. For oscillator stability and to minimise the effects of noise and crosstalk, it is important to ensure that the crystal and any associated resistors and capacitors along with interconnecting lines are all located as close to the MCU as possible. Note: 1. R<sub>P</sub> is normally not required. C1 and C2 are required. 2. Although not shown OSC1/OSC2 pins have a parasitic capacitance of around 7pF. ## Crystal/Resonator Oscillator - HXT | HXT Oscillator C1 and C2 Values | | | | | | | |-----------------------------------------------|-----|-----|--|--|--|--| | Crystal Frequency | C1 | C2 | | | | | | 16MHz | 0pF | 0pF | | | | | | 12MHz 0pF 0pF | | | | | | | | 8MHz | 0pF | 0pF | | | | | | 4MHz 0pF 0pF | | | | | | | | 1MHz 100pF 100pF | | | | | | | | Note: C1 and C2 values are for guidance only. | | | | | | | **Crystal Recommended Capacitor Values** Rev. 1.50 71 August 15, 2024 ## Internal High Speed RC Oscillator - HIRC The internal RC oscillator is one of the high frequency oscillator choices, which is selected via a software control bit, FHS. It is a fully integrated system oscillator requiring no external components. The internal RC oscillator has three fixed frequencies of 8/12/16MHz, which is selected using a configuration option. The HIRC1~HIRC0 bits in the HIRCC register must also be setup to match the selected configuration option frequency. Setting up these bits is necessary to ensure that the HIRC frequency accuracy specified in the A.C. Characteristics is achieved. Device trimming during the manufacturing process and the inclusion of internal frequency compensation circuits are used to ensure that the influence of the power supply voltage, temperature and process variations on the oscillation frequency are minimised. ## External 32.768kHz Crystal Oscillator – LXT The External 32.768kHz Crystal System Oscillator is one of the low frequency oscillator choices, which is selected via a software control bit, FSS. This clock source has a fixed frequency of 32.768kHz and requires a 32.768kHz crystal to be connected between pins XT1 and XT2. The external resistor and capacitor components connected to the 32.768kHz crystal are necessary to provide oscillation. For applications where precise frequencies are essential, these components may be required to provide frequency compensation due to different crystal manufacturing tolerances. After the LXT oscillator is enabled by setting the LXTEN bit to 1, there is a time delay associated with the LXT oscillator waiting for it to start-up. When the microcontroller enters the SLEEP or IDLE Mode, the system clock is switched off to stop microcontroller activity and to conserve power. However, in many microcontroller applications it may be necessary to keep the internal timers operational even when the microcontroller is in the SLEEP or IDLE Mode. To do this, another clock, independent of the system clock, must be provided. However, for some crystals, to ensure oscillation and accurate frequency generation, it is necessary to add two small value external capacitors, C1 and C2. The exact values of C1 and C2 should be selected in consultation with the crystal or resonator manufacturer's specification. The external parallel feedback resistor, $R_P$ , is required. The pin-shared software control bits determine if the XT1/XT2 pins are used for the LXT oscillator or as I/O or other pin-shared functional pins. - If the LXT oscillator is not used for any clock source, the XT1/XT2 pins can be used as normal I/O or other pin-shared functional pins. - If the LXT oscillator is used for any clock source, the 32.768kHz crystal should be connected to the XT1/XT2 pins. For oscillator stability and to minimise the effects of noise and crosstalk, it is important to ensure that the crystal and any associated resistors and capacitors along with interconnecting lines are all located as close to the MCU as possible. Note: 1. R<sub>P</sub>, C1 and C2 are required. 2. Although not shown XT1/XT2 pins have a parasitic capacitance of around 7pF. **External LXT Oscillator** Rev. 1.50 72 August 15, 2024 | LXT Oscillator C1 and C2 Values | | | | | | | |-------------------------------------------------------------------------------------------------|------|------|--|--|--|--| | Crystal Frequency C1 C2 | | | | | | | | 32.768kHz | 10pF | 10pF | | | | | | Note: 1. C1 and C2 values are for guidance only.<br>2. R <sub>P</sub> =5MΩ~10MΩ is recommended. | | | | | | | 32.768kHz Crystal Recommended Capacitor Values ### **LXT Oscillator Low Power Function** The LXT oscillator can function in one of two modes, the Speed-Up Mode and the Low-Power Mode. The mode selection is executed using the LXTSP bit in the LXTC register | LXTSP Bit | LXT Operating Mode | |-----------|--------------------| | 0 | Low Power | | 1 | Speed Up | When the LXTSP bit is set to high, the LXT Speed Up Mode will be enabled. In the Speed-Up Mode the LXT oscillator will power up and stabilise quickly. However, after the LXT oscillator has fully powered up, it can be placed into the Low-Power Mode by clearing the LXTSP bit to zero and the oscillator will continue to run but with reduced current consumption. It is important to note that the LXT operating mode switching must be properly controlled before the LXT oscillator clock is selected as the system clock source. Once the LXT oscillator clock is selected as the system clock source using the CKS bit field and FSS bit in the SCC register, the LXT oscillator operating mode cannot be changed. It should be note, that no matter what condition the LXTSP is set to, the LXT oscillator will be always function normally. The only difference is that it will take more time to start up if in the Low Power Mode. ### Internal 32kHz Oscillator - LIRC The Internal 32kHz System Oscillator is one of the low frequency oscillator choices, which is selected via a software control bit, FSS. It is a fully integrated RC oscillator with a typical frequency of 32kHz, requiring no external components for its implementation. Device trimming during the manufacturing process and the inclusion of internal frequency compensation circuits are used to ensure that the influence of the power supply voltage, temperature and process variations on the oscillation frequency are minimised. Rev. 1.50 73 August 15, 2024 # **Operating Modes and System Clocks** Present day applications require that their microcontrollers have high performance but often still demand that they consume as little power as possible, conflicting requirements that are especially true in battery powered portable applications. The fast clocks required for high performance will by their nature increase current consumption and of course vice-versa lower speed clocks reduce current consumption. As Holtek has provided the device with both high and low speed clock sources and the means to switch between them dynamically, the user can optimise the operation of their microcontroller to achieve the best performance/power ratio. ## **System Clocks** The device has different clock sources for both the CPU and peripheral function operation. By providing the user with a wide range of clock selections using register programming, a clock system can be configured to obtain maximum application performance. The main system clock, can come from either a high frequency, $f_{\rm H}$ , or low frequency, $f_{\rm SUB}$ , source, and is selected using the CKS2~CKS0 bits in the SCC register. The high speed system clock can be sourced from an HXT or HIRC oscillator, selected via configuring the FHS bit in the SCC register. The low speed system clock source can be sourced from the internal clock $f_{\rm SUB}$ . If $f_{\rm SUB}$ is selected then it can be sourced by either the LXT or LIRC oscillator, selected via configuring the FSS bit in the SCC register. The other choice, which is a divided version of the high speed system oscillator has a range of $f_{\rm H}/2\sim f_{\rm H}/64$ . **Device Clock Configurations** Note: When the system clock source $f_{SYS}$ is switched to $f_{SUB}$ from $f_H$ , the high speed oscillators can be stopped to conserve the power or continue to oscillate to provide the clock source, $f_{H}\sim f_H/64$ , for peripheral circuit to use, which is determined by configuring the corresponding high speed oscillator enable control bit. Rev. 1.50 74 August 15, 2024 ## **System Operation Modes** There are six different modes of operation for the microcontroller, each one with its own special characteristics and which can be chosen according to the specific performance and power requirements of the application. There are two modes allowing normal operation of the microcontroller, the FAST Mode and SLOW Mode. The remaining four modes, the SLEEP, IDLE0, IDLE1 and IDLE2 Mode are used when the microcontroller CPU is switched off to conserve power. | Operation | CPU | ı | Register S | etting | £ | fн | <b>f</b> sua | £ | | |-----------|-----|--------|------------|-----------|------------------------------------|------------|--------------|-------------------|----| | Mode | CPU | FHIDEN | FSIDEN | CKS2~CKS0 | f <sub>sys</sub> | TH | TSUB | f <sub>LIRC</sub> | | | FAST | On | х | х | 000~110 | f <sub>H</sub> ~f <sub>H</sub> /64 | On | On | On | | | SLOW | On | х | х | 111 | f <sub>SUB</sub> | On/Off (1) | On | On | | | IDLE0 | Off | 0 | 4 | 000~110 | Off | Off | On | On | | | IDLEO | Oii | U | U | ' ' | 111 | On | Oii | OII | On | | IDLE1 | Off | 1 | 1 | XXX | On | On | On | On | | | IDLE2 | Off | 1 | | 000~110 | On | On | Off | On | | | IDLEZ OII | ' | 0 | 111 | Off | On | Oll | | | | | SLEEP | Off | 0 | 0 | XXX | Off | Off | Off | On/Off (2) | | "x": don't care Note: 1. The $f_H$ clock will be switched on or off by configuring the corresponding oscillator enable bit in the SLOW mode. The f<sub>LIRC</sub> clock can be on or off which is controlled by the WDT function being enabled or disabled in the SLEEP mode. #### **FAST Mode** This is one of the main operating modes where the microcontroller has all of its functions operational and where the system clock is provided by one of the high speed oscillators. This mode operates allowing the microcontroller to operate normally with a clock source will come from one of the high speed oscillators, either the HXT or HIRC oscillator. The high speed oscillator will however first be divided by a ratio ranging from 1 to 64, the actual ratio being selected by the CKS2~CKS0 bits in the SCC register. Although a high speed oscillator is used, running the microcontroller at a divided clock ratio reduces the operating current. ### **SLOW Mode** This is also a mode where the microcontroller operates normally although now with a slower speed clock source. The clock source used will be from $f_{SUB}$ . The $f_{SUB}$ clock is derived from either the LIRC or LXT oscillator determined by the FSS bit in the SCC register. ### **SLEEP Mode** The SLEEP Mode is entered when a HALT instruction is executed and when the FHIDEN and FSIDEN bits are low. In the SLEEP mode the CPU will be stopped and both the high and low speed oscillators will be switched off. However the $f_{LIRC}$ clock will continue to operate if the WDT function is enabled by the WDTC register. ### **IDLE0 Mode** The IDLE0 Mode is entered when a HALT instruction is executed and when the FHIDEN bit in the SCC register is low and the FSIDEN bit in the SCC register is high. In the IDLE0 Mode the CPU will be switched off but the low speed oscillator will be turned on to drive some peripheral functions. Rev. 1.50 75 August 15, 2024 ### **IDLE1 Mode** The IDLE1 Mode is entered when a HALT instruction is executed and when the FHIDEN bit in the SCC register is high and the FSIDEN bit in the SCC register is high. In the IDLE1 Mode the CPU will be switched off but both the high and low speed oscillators will be turned on to provide a clock source to keep some peripheral functions operational. #### **IDLE2 Mode** The IDLE2 Mode is entered when a HALT instruction is executed and when the FHIDEN bit in the SCC register is high and the FSIDEN bit in the SCC register is low. In the IDLE2 Mode the CPU will be switched off but the high speed oscillator will be turned on to provide a clock source to keep some peripheral functions operational. ## **Control Registers** The registers, SCC, HIRCC, HXTC and LXTC, are used to control the system clock and the corresponding oscillator configurations. | Register | Bit | | | | | | | | |----------|------|------|------|---|-------|-------|--------|--------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SCC | CKS2 | CKS1 | CKS0 | _ | FHS | FSS | FHIDEN | FSIDEN | | HIRCC | _ | _ | _ | _ | HIRC1 | HIRC0 | HIRCF | HIRCEN | | HXTC | _ | _ | _ | _ | _ | HXTM | HXTF | HXTEN | | LXTC | _ | _ | _ | _ | _ | LXTSP | LXTF | LXTEN | System Operating Mode Control Register List ## SCC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|---|-----|-----|--------|--------| | Name | CKS2 | CKS1 | CKS0 | _ | FHS | FSS | FHIDEN | FSIDEN | | R/W | R/W | R/W | R/W | _ | R/W | R/W | R/W | R/W | | POR | 0 | 0 | 0 | _ | 0 | 0 | 0 | 0 | Bit 7~5 CKS2~CKS0: System clock selection $\begin{array}{c} 000: f_{H} \\ 001: f_{H}/2 \\ 010: f_{H}/4 \\ 011: f_{H}/8 \\ 100: f_{H}/16 \\ 101: f_{H}/32 \\ 110: f_{H}/64 \\ 111: f_{SUB} \end{array}$ These three bits are used to select which clock is used as the system clock source. In addition to the system clock source directly derived from $f_H$ or $f_{SUB}$ , a divided version of the high speed system oscillator can also be chosen as the system clock source. Bit 4 Unimplemented, read as "0" Bit 3 FHS: High Frequency clock selection 0: HIRC 1: HXT Bit 2 FSS: Low Frequency clock selection 0: LIRC 1: LXT Bit 1 FHIDEN: High Frequency oscillator control when CPU is switched off 0: Disable 1: Enable This bit is used to control whether the high speed oscillator is activated or stopped when the CPU is switched off by executing a "HALT" instruction. Rev. 1.50 76 August 15, 2024 Bit 0 FSIDEN: Low Frequency oscillator control when CPU is switched off 0: Disable 1: Enable This bit is used to control whether the low speed oscillator is activated or stopped when the CPU is switched off by executing a "HALT" instruction. Note: A certain delay is required before the relevant clock is successfully switched to the target clock source after any clock switching setup using the CKS2~CKS0 bits. A proper delay time must be arranged before executing the following operations which require immediate reaction with the target clock source. Clock switching delay time = $4 \times t_{SYS} + [0 \sim (1.5 \times t_{Curr.} + 0.5 \times t_{Tar.})]$ , where $t_{Curr.}$ indicates the current clock period, $t_{Tar.}$ indicates the target clock period and $t_{SYS}$ indicates the current system clock period. ### HIRCC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|-------|-------|-------|--------| | Name | _ | _ | _ | _ | HIRC1 | HIRC0 | HIRCF | HIRCEN | | R/W | _ | _ | _ | _ | R/W | R/W | R | R/W | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 1 | Bit 7~4 Unimplemented, read as "0" Bit 3~2 HIRC1~HIRC0: HIRC frequency selection 00: 8MHz 01: 12MHz 10: 16MHz 11: 8MHz When the HIRC oscillator is enabled or the HIRC frequency selection is changed by the application program, the clock frequency will automatically be changed after the HIRCF flag is set to 1. It is recommended that the HIRC frequency selected by these two bits should be the same with the frequency determined by the configuration option to achieve the HIRC frequency accuracy specified in the A.C. Characteristics. Bit 1 HIRCF: HIRC oscillator stable flag 0: HIRC unstable 1: HIRC stable This bit is used to indicate whether the HIRC oscillator is stable or not. When the HIRCEN bit is set to 1 to enable the HIRC oscillator or the HIRC frequency selection is changed by the application program, the HIRCF bit will first be cleared to 0 and then set to 1 after the HIRC oscillator is stable. Bit 0 HIRCEN: HIRC oscillator enable control 0: Disable 1: Enable ## • HXTC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|------|------|-------| | Name | _ | _ | _ | _ | _ | HXTM | HXTF | HXTEN | | R/W | _ | _ | _ | _ | _ | R/W | R | R/W | | POR | _ | _ | _ | _ | _ | 0 | 0 | 0 | Bit 7~3 Unimplemented, read as "0" Bit 2 **HXTM**: HXT mode selection 0: HXT frequency ≤ 10MHz (sink/source current is smaller) 1: HXT frequency > 10MHz (sink/source current is larger) Note that this bit should be configured correctly according to the used HXT frequency. If HXTM=0 while the HXT frequency is larger than 10MHz, the oscillation performance at a low voltage condition may be not well. If HXTM=1 while the HXT frequency is less than 10MHz, the oscillator frequency and the current may be obnormal. This bit must be properly configured before the HXT is enabled. When the OSC1 and OSC2 pin functions have been enabled using relevant pin-shared control bits and the HXTEN bit has been set to 1 to enable the HXT oscillator, it is invalid to change the value of the HXTM bit. When the OSC1 or OSC2 pin function is disabled, then the HXTM bit can be changed by software, regardless of the HXTEN bit value. Bit 1 **HXTF**: HXT oscillator stable flag 0: HXT unstable 1: HXT stable This bit is used to indicate whether the HXT oscillator is stable or not. When the HXTEN bit is set to 1 to enable the HXT oscillator, the HXTF bit will first be cleared to 0 and then set to 1 after the HXT oscillator is stable. Bit 0 **HXTEN**: HXT oscillator enable control 0: Disable 1: Enable ### LXTC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|-------|------|-------| | Name | _ | _ | _ | _ | _ | LXTSP | LXTF | LXTEN | | R/W | _ | _ | _ | _ | _ | R/W | R | R/W | | POR | _ | _ | _ | _ | _ | 0 | 0 | 0 | Bit 7~3 Unimplemented, read as "0" Bit 2 LXTSP: LXT Speed up control 0: Disable – Low power1: Enable – Speed up This bit is used to control whether the LXT oscillator is operating in the low power or Speed-Up mode. When the LXTSP bit is set high, the LXT oscillator will oscillate quickly but consume more power. If the LXTSP bit is cleared to zero, the LXT oscillator will consume less power but take longer time to stablise. It is important to note that this bit cannot be changed after the LXT oscillator is selected as the system clock source using the CKS2~CKS0 and FSS bits in the SCC register. Bit 1 LXTF: LXT oscillator stable flag 0: LXT unstable 1: LXT stable This bit is used to indicate whether the LXT oscillator is stable or not. When the LXTEN bit is set to 1 to enable the LXT oscillator, the LXTF bit will first be cleared to 0 and then set to 1 after the LXT oscillator is stable. Bit 0 LXTEN: LXT oscillator enable control 0: Disable1: Enable ## **Operating Mode Switching** The device can switch between operating modes dynamically allowing the user to select the best performance/power ratio for the present task in hand. In this way microcontroller operations that do not require high performance can be executed using slower clocks thus requiring less operating current and prolonging battery life in portable applications. In simple terms, Mode Switching between the FAST Mode and SLOW Mode is executed using the CKS2~CKS0 bits in the SCC register while Mode Switching from the FAST/SLOW Modes to the SLEEP/IDLE Modes is executed via the HALT instruction. When a HALT instruction is executed, whether the device enters the IDLE Mode or the SLEEP Mode is determined by the condition of the FHIDEN and FSIDEN bits in the SCC register. Rev. 1.50 78 August 15, 2024 ### **FAST Mode to SLOW Mode Switching** When running in the FAST Mode, which uses the high speed system oscillator, and therefore consumes more power, the system clock can switch to run in the SLOW Mode by setting the CKS2~CKS0 bits to "11" in the SCC register. This will then use the low speed system oscillator which will consume less power. Users may decide to do this for certain operations which do not require high performance and can subsequently reduce power consumption. The SLOW Mode is sourced from the LXT or LIRC oscillator determined by the FSS bit in the SCC register and therefore requires these oscillators to be stable before full mode switching occurs. ### **SLOW Mode to FAST Mode Switching** In SLOW mode the system clock is derived from $f_{SUB}$ . When system clock is switched back to the FAST mode from $f_{SUB}$ , the CKS2~CKS0 bits should be set to "000"~"110" and then the system clock will respectively be switched to $f_{H}$ ~ $f_{H}$ /64. However, if $f_H$ is not used in SLOW mode and thus switched off, it will take some time to re-oscillate and stabilise when switching to the FAST mode from the SLOW Mode. This is monitored using the HXTF bit in the HXTC register or the HIRCF bit in the HIRCC register. The time duration required for the high speed system oscillator stabilization is specified in the System Start Up Time Characteristics. ### **Entering the SLEEP Mode** There is only one way for the device to enter the SLEEP Mode and that is to execute the "HALT" instruction in the application program with both the FHIDEN and FSIDEN bits in the SCC register equal to "0". In this mode all the clocks and functions will be switched off except the WDT function. When this instruction is executed under the conditions described above, the following will occur: - The system clock will be stopped and the application program will stop at the "HALT" instruction. - The Data Memory contents and registers will maintain their present condition. - The I/O ports will maintain their present conditions. - In the status register, the Power Down flag PDF will be set, and WDT timeout flag TO will be cleared. - The WDT will be cleared and resume counting if the WDT function is enabled. If the WDT function is disabled, the WDT will be cleared and then stopped. ### **Entering the IDLE0 Mode** There is only one way for the device to enter the IDLEO Mode and that is to execute the "HALT" instruction in the application program with the FHIDEN bit in the SCC register equal to "0" and the FSIDEN bit in the SCC register equal to "1". When this instruction is executed under the onditions described above, the following will occur: • The $f_H$ clock will be stopped and the application program will stop at the "HALT" instruction, but the $f_{SUB}$ clock will be on. Rev. 1.50 80 August 15, 2024 - The Data Memory contents and registers will maintain their present condition. - The I/O ports will maintain their present conditions. - · In the status register, the Power Down flag PDF will be set, and WDT timeout flag TO will be cleared. - The WDT will be cleared and resume counting if the WDT function is enabled. If the WDT function is disabled, the WDT will be cleared and then stopped. ### **Entering the IDLE1 Mode** There is only one way for the device to enter the IDLE1 Mode and that is to execute the "HALT" instruction in the application program with both the FHIDEN and FSIDEN bits in the SCC register equal to "1". When this instruction is executed under the conditions described above, the following will occur: - The f<sub>H</sub> and f<sub>SUB</sub> clocks will be on but the application program will stop at the "HALT" instruction. - The Data Memory contents and registers will maintain their present condition. - The I/O ports will maintain their present conditions. - In the status register, the Power Down flag PDF will be set, and WDT timeout flag TO will be cleared. - The WDT will be cleared and resume counting if the WDT function is enabled. If the WDT function is disabled, the WDT will be cleared and then stopped. ### **Entering the IDLE2 Mode** There is only one way for the device to enter the IDLE2 Mode and that is to execute the "HALT" instruction in the application program with the FHIDEN bit in the SCC register equal to "1" and the FSIDEN bit in the SCC register equal to "0". When this instruction is executed under the conditions described above, the following will occur: - The f<sub>H</sub> clock will be on but the f<sub>SUB</sub> clock will be off and the application program will stop at the "HALT" instruction. - The Data Memory contents and registers will maintain their present condition. - The I/O ports will maintain their present conditions. - In the status register, the Power Down flag PDF will be set, and WDT timeout flag TO will be cleared. - The WDT will be cleared and resume counting if the WDT function is enabled. If the WDT function is disabled, the WDT will be cleared and then stopped. ### **Standby Current Considerations** As the main reason for entering the SLEEP or IDLE Mode is to keep the current consumption of the device to as low a value as possible, perhaps only in the order of several micro-amps except in the IDLE1 and IDLE2 Mode, there are other considerations which must also be taken into account by the circuit designer if the power consumption is to be minimised. Special attention must be made to the I/O pins on the device. All high-impedance input pins must be connected to either a fixed high or low level as any floating input pins could create internal oscillations and result in increased current consumption. This also applies to the device which has different package types, as there may be unbonded pins. These must either be setup as outputs or if setup as inputs must have pull-high resistors connected. Care must also be taken with the loads, which are connected to I/O pins, which are setup as outputs. These should be placed in a condition in which minimum current is drawn or connected only to external circuits that do not draw current, such as other CMOS inputs. Also note that additional standby current will also be required if the LIRC oscillator has enabled. In the IDLE1 and IDLE2 Mode the high speed oscillator is on, if the peripheral function clock source is derived from the high speed oscillator, the additional standby current will also be perhaps in the order of several hundred micro-amps. Rev. 1.50 81 August 15, 2024 ## Wake-up To minimise power consumption the device can enter the SLEEP or any IDLE Mode, where the CPU will be switched off. However, when the device is woken up again, it will take a considerable time for the original system oscillator to restart, stabilise and allow normal operation to resume. After the system enters the SLEEP or IDLE Mode, it can be woken up from one of various sources listed as follows: - · An external pin reset - An external falling edge on Port A - · A system interrupt - · A WDT overflow If the system is woken up by an external RES pin reset, the device will experience a full system reset, however, if the device is woken up by a WDT overflow, a Watchdog Timer reset will be initiated. Although both of these wake-up methods will initiate a reset operation, the actual source of the wake-up can be determined by examining the TO and PDF flags. The PDF flag is cleared by a system power-up or executing the clear Watchdog Timer instructions and is set when executing the "HALT" instruction. The TO flag is set if a WDT time-out occurs, and causes a wake-up that only resets the Program Counter and Stack Pointer, the other flags remain in their original status. Each pin on Port A can be setup using the PAWU register to permit a negative transition on the pin to wake up the system. When a Port A pin wake-up occurs, the program will resume execution at the instruction following the "HALT" instruction. If the system is woken up by an interrupt, then two possible situations may occur. The first is where the related interrupt is disabled or the interrupt is enabled but the stack is full, in which case the program will resume execution at the instruction following the "HALT" instruction. In this situation, the interrupt which woke up the device will not be immediately serviced, but will rather be serviced later when the related interrupt is finally enabled or when a stack level becomes free. The other situation is vwhere the related interrupt is enabled and the stack is not full, in which case the regular interrupt response takes place. If an interrupt request flag is set high before entering the SLEEP or IDLE Mode, the wake-up function of the related interrupt will be disabled. Rev. 1.50 82 August 15, 2024 # **Watchdog Timer** The Watchdog Timer is provided to prevent program malfunctions or sequences from jumping to unknown locations, due to certain uncontrollable external events such as electrical noise. ## **Watchdog Timer Clock Source** The Watchdog Timer clock source is provided by the internal RC oscillator, $f_{LIRC}$ . The LIRC internal oscillator has an approximate frequency of 32kHz and this specified internal clock period can vary with $V_{DD}$ , temperature and process variations. The Watchdog Timer source clock is then subdivided by a ratio of $2^8$ to $2^{18}$ to give longer timeouts, the actual value being chosen using the WS2~WS0 bits in the WDTC register. # **Watchdog Timer Control Register** A single register, WDTC, controls the required timeout period as well as the enable/disable and software reset MCU operation. This register controls the overall operation of the Watchdog Timer. ### WDTC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | WE4 | WE3 | WE2 | WE1 | WE0 | WS2 | WS1 | WS0 | | R/W | POR | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | Bit 7~3 **WE4~WE0**: WDT function enable control 10101: Disable 01010: Enable Other values: Reset MCU If these bits are changed due to adverse environmental conditions, the microcontroller will be reset. The reset operation will be activated after a delay time, t<sub>sreset</sub>, and the WRF bit in the RSTFC register will be set to 1. Bit 2~0 WS2~WS0: WDT time-out period selection $\begin{array}{c} 000:\ 2^{8}/f_{LIRC} \\ 001:\ 2^{10}/f_{LIRC} \\ 010:\ 2^{12}/f_{LIRC} \\ 011:\ 2^{14}/f_{LIRC} \end{array}$ 100: $2^{15}/f_{LIRC}$ 101: $2^{16}/f_{LIRC}$ 110: 2<sup>17</sup>/f<sub>LIRC</sub> 111: $2^{18}/f_{LIRC}$ These three bits determine the division ratio of the watchdog timer source clock, which in turn determines the time-out period. ### RSTFC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|------|------|-----|-----| | Name | _ | _ | _ | _ | RSTF | LVRF | LRF | WRF | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | 0 | Х | 0 | 0 | "x": unknown Bit 7~4 Unimplemented, read as "0" Bit 3 RSTF: Reset control register software reset flag Described elsewhere. Bit 2 LVRF: LVR function reset flag Described elsewhere. Bit 1 LRF: LVR control register software reset flag Described elsewhere. Bit 0 WRF: WDT control register software reset flag 0: Not occurred 1: Occurred This bit is set to 1 by the WDT control register software reset and cleared by the application program. Note that this bit can only be cleared to 0 by the application program. ## **Watchdog Timer Operation** The Watchdog Timer operates by providing a device reset when its timer overflows. This means that in the application program and during normal operation the user has to strategically clear the Watchdog Timer before it overflows to prevent the Watchdog Timer from executing a reset. This is done using the clear watchdog instruction. If the program malfunctions for whatever reason, jumps to an unknown location, or enters an endless loop, the clear instruction will not be executed in the correct manner, in which case the Watchdog Timer will overflow and reset the device. With regard to the Watchdog Timer enable/disable function, there are five bits, WE4~WE0, in the WDTC register to offer the enable/disable control and reset control of the Watchdog Timer. The WDT function will be enabled when the WE4~WE0 bits are set to a value of 01010B while the WDT function will be disabled if the WE4~WE0 bits are equal to 10101B. If the WE4~WE0 bits are set to any other values rather than 01010B and 10101B, it will reset the device after a delay time, t<sub>SRESET</sub>. After power on these bits will have a value of 01010B. | WE4~WE0 Bits | WDT Function | |-----------------|--------------| | 10101B | Disable | | 01010B | Enable | | Any other value | Reset MCU | **Watchdog Timer Function Control** Under normal program operation, a Watchdog Timer time-out will initialise a device reset and set the status bit TO. However, if the system is in the SLEEP or IDLE Mode, when a Watchdog Timer time-out occurs, the TO bit in the status register will be set and only the Program Counter and Stack Pointer will be reset. Four methods can be adopted to clear the contents of the Watchdog Timer. The first is a WDT software reset, which means a certain value except 01010B and 10101B written into the WE4~WE0 field, the second is using the Watchdog Timer software clear instruction and the third is via a HALT instruction. The last is an external hardware reset, which means a low level on the external reset pin if the external reset pin is selected by the RSTC register. There is only one method of using software instruction to clear the Watchdog Timer. That is to use the single "CLR WDT" instruction to clear the WDT contents. The maximum time out period is when the 2<sup>18</sup> division ratio is selected. As an example, with a 32kHz LIRC oscillator as its source clock, this will give a maximum watchdog period of around 8 second for the 2<sup>18</sup> division ratio and a minimum timeout of 8ms for the 2<sup>8</sup> division ratio. Rev. 1.50 84 August 15, 2024 ## **Reset and Initialisation** A reset function is a fundamental part of any microcontroller ensuring that the device can be set to some predetermined condition irrespective of outside parameters. The most important reset condition is after power is first applied to the microcontroller. In this case, internal circuitry will ensure that the microcontroller, after a short delay, will be in a well defined state and ready to execute the first program instruction. After this power-on reset, certain important internal registers will be set to defined states before the program commences. One of these registers is the Program Counter, which will be reset to zero forcing the microcontroller to begin program execution from the lowest Program Memory address. In addition to the power-on reset, situations may arise where it is necessary to forcefully apply a reset condition when the microcontroller is already running, the $\overline{RES}$ line is forcefully pulled low. In such a case, known as a normal operation reset, some of the microcontroller registers remain unchanged allowing the microcontroller to proceed with normal operation after the reset line is allowed to return high. The Watchdog Timer overflow is one of many reset types and will reset the microcontroller. Another reset exists in the form of a Low Voltage Reset, LVR, where a full reset, similar to the $\overline{\text{RES}}$ reset is implemented in situations where the power supply voltage falls below a certain threshold. Another type of reset is when the Watchdog Timer overflows and resets the microcontroller. All types of reset operations result in different register conditions being setup. ### **Reset Functions** There are several ways in which a microcontroller reset can occur, through events occurring both internally and externally. ### **Power-on Reset** The most fundamental and unavoidable reset is the one that occurs after power is first applied to the microcontroller. As well as ensuring that the Program Memory begins execution from the first memory address, a power-on reset also ensures that certain other registers are preset to known conditions. All the I/O port and port control registers will power up in a high condition ensuring that all pins will be first set to inputs. Note: $t_{\text{RSTD}}$ is power-on delay specified in System Start Up Time Characteristics. **Power-On Reset Timing Chart** # **RES** Pin Reset The external reset pin is a dedicated pin of which a high to low transition will reset the microcontroller. As the reset pin is shared with I/O pins, the reset function must be selected using a control register, RSTC. Although the microcontroller has an internal RC reset function, if the $V_{DD}$ power supply rise time is not fast enough or does not stabilise quickly at power-on, the internal reset function may be incapable of providing proper reset operation. For this reason it is recommended that an external RC network is connected to the $\overline{RES}$ pin, whose additional time delay will ensure that the $\overline{RES}$ pin remains low for an extended period to allow the power supply to stabilise. During this time delay, normal operation of the microcontroller will be inhibited. After the $\overline{RES}$ line reaches Rev. 1.50 85 August 15, 2024 a certain voltage value, the reset delay time, $t_{RSTD}$ , is invoked to provide an extra delay time after which the microcontroller will begin normal operation. The abbreviation SST in the figures stands for System Start-up Time. For most applications a resistor connected between VDD and the $\overline{RES}$ line and a capacitor connected between VSS and the $\overline{RES}$ pin will provide a suitable external reset circuit. Any wiring connected to the $\overline{RES}$ pin should be kept as short as possible to minimise any stray noise interference. For applications that operate within an environment where more noise is present the Enhanced Reset Circuit shown is recommended. Note: "\*" It is recommended that this component is added for added ESD protection. "\*\*" It is recommended that this component is added in environments where power line noise is significant. #### External RES Circuit Pulling the $\overline{RES}$ pin low using external hardware will also execute a device reset. In this case, as in the case of other resets, the Program Counter will reset to zero and program execution initiated from this point. Note: t<sub>RSTD</sub> is power-on delay specified in System Start Up Time Characteristics. ### **RES** Reset Timing Chart There is an internal reset control register, RSTC, which is used to select the external RES pin function and provide a reset when the device operates abnormally due to the environmental noise interference. If the content of the RSTC register is set to any value other than 01010101B or 10101010B, it will reset the device after a delay time, t<sub>SRESET</sub>. After power on the register will have a value of 01010101B. | RSTC7~RSTC0 Bits | Reset Function | |------------------|---------------------------------------| | 01010101B | I/O pin or other pin-shared functions | | 10101010B | RES pin | | Any other value | Reset MCU | **Internal Reset Function Control** Rev. 1.50 86 August 15, 2024 ### RSTC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | RSTC7 | RSTC6 | RSTC5 | RSTC4 | RSTC3 | RSTC2 | RSTC1 | RSTC0 | | R/W | POR | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | Bit 7~0 **RSTC7~RSTC0**: Reset function control 01010101: I/O pin or other pin-shared functions 10101010: RES pin Other values: Reset MCU If these bits are changed due to adverse environmental conditions, the microcontroller will be reset. The reset operation will be activated after a delay time, $t_{SRESET}$ , and the RSTF bit in the RSTFC register will be set to 1. All resets will reset this register to POR value except the WDT time <u>out</u> hardware warm reset. Note that if the register is set to 10101010 to select the <u>RES</u> pin, this configuration has higher priority than other related pin-shared controls. ### RSTFC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|------|------|-----|-----| | Name | _ | _ | _ | _ | RSTF | LVRF | LRF | WRF | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | 0 | х | 0 | 0 | "x": unknown Bit 7~4 Unimplemented, read as "0" Bit 3 RSTF: Reset control register software reset flag 0: Not occurred 1: Occurred This bit is set to 1 by the RSTC control register software reset and cleared by the application program. Note that this bit can only be cleared to 0 by the application program. Bit 2 LVRF: LVR function reset flag Described elsewhere. Bit 1 LRF: LVR control register software reset flag Described elsewhere. Bit 0 WRF: WDT control register software reset flag Described elsewhere. ### Low Voltage Reset - LVR The microcontroller contains a low voltage reset circuit in order to monitor the supply voltage of the device and provides an MCU reset should the value fall below a certain predefined level. The LVR function can be enabled or disabled by the LVRC control register. If the LVRC control register is configured to enable the LVR function, the LVR function will be always enabled except in the SLEEP or IDLE mode. If the supply voltage of the device drops to within a range of $0.9V \sim V_{LVR}$ such as might occur when changing the battery, the LVR will automatically reset the device internally and the LVRF bit in the RSTFC register will also be set to 1. For a valid LVR signal, a low supply voltage, i.e., a voltage in the range between $0.9V \sim V_{LVR}$ must exist for a time greater than that specified by $t_{LVR}$ in the LVD/LVR Electrical Characteristics. If the duration of the low supply voltage state does not exceed this value, the LVR will ignore the low supply voltage and will not perform a reset function. The actual t<sub>LVR</sub> value can be selected by the TLVR1~TLVR0 bits in the TLVRC register. The actual V<sub>LVR</sub> value can be selected by the LVS7~LVS0 bits in the LVRC register. If the LVS7~LVS0 bits have any other value, which may perhaps occur due to adverse environmental conditions such as noise, the LVR will reset the device after a delay time, t<sub>SRESET</sub>. When this happens, the LRF bit in the RSTFC register will be set to 1. After power on the register will have the value of 01100110B. Note that the LVR function will be automatically disabled when the device enters the SLEEP or IDLE mode. Note: $t_{\text{RSTD}}$ is power-on delay specified in System Start Up Time Characteristics. ### Low Voltage Reset Timing Chart ### LVRC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------|------| | Name | LVS7 | LVS6 | LVS5 | LVS4 | LVS3 | LVS2 | LVS1 | LVS0 | | R/W | POR | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | Bit 7~0 LVS7~LVS0: LVR voltage select 01100110: 1.7V 01010101: 1.9V 00110011: 2.55V 10011001: 3.15V 10101010: 3.8V 11110000: LVR disable Other values: Generates a MCU reset - register is reset to POR value When an actual low voltage condition occurs, as specified by one of the five defined LVR voltage value above, an MCU reset will generated. The reset operation will be activated after the low voltage condition keeps more than a $t_{LVR}$ time. The actual $t_{LVR}$ value can be selected by the TLVR1~TLVR0 bits in the TLVRC register. In this situation the register contents will remain the same after such a reset occurs. Any register value, other than 11110000B and the five defined register values above, will also result in the generation of an MCU reset. The reset operation will be activated after a delay time, t<sub>SRESET</sub>. However in this situation the register contents will be reset to the POR value. # • TLVRC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|-------|-------| | Name | _ | _ | _ | _ | _ | _ | TLVR1 | TLVR0 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 1 | Bit 7~2 Unimplemented, read as "0" Bit 1~0 TLVR1~TLVR0: Minimum low voltage width to reset time (t<sub>LVR</sub>) selection 00: (7~8)×t<sub>LIRC</sub> 01: (31~32)×t<sub>LIRC</sub> 10: (63~64)×t<sub>LIRC</sub> 11: (127~128)×t<sub>LIRC</sub> ## • RSTFC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|------|------|-----|-----| | Name | _ | _ | _ | _ | RSTF | LVRF | LRF | WRF | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | 0 | Х | 0 | 0 | "x": unknown Bit 7~4 Unimplemented, read as "0" Bit 3 RSTF: Reset control register software reset flag Described elsewhere. Bit 2 LVRF: LVR function reset flag 0: Not occurred 1: Occurred This bit is set to 1 when a specific low voltage reset condition occurs. Note that this bit can only be cleared to 0 by the application program. Bit 1 LRF: LVR control register software reset flag 0: Not occurred 1: Occurred This bit is set to 1 by the LVRC control register contains any undefined LVR voltage register values. This in effect acts like a software-reset function. Note that this bit can only be cleared to 0 by the application program. WIDE: WIDE and and a second program. Bit 0 WRF: WDT control register software reset flag Described elsewhere. ### **IAP Reset** When a specific value of "55H" is written into the FC1 register, a reset signal will be generated to reset the whole device. Refer to the IAP section for more associated details. ## **Watchdog Time-out Reset during Normal Operation** The Watchdog time-out Reset during normal operation is the same as the hardware Low Voltage Reset except that the Watchdog time-out flag TO will be set to "1". Note: t<sub>RSTD</sub> is power-on delay specified in System Start Up Time Characteristics. **WDT Time-out Reset during Normal Operation Timing Chart** ## Watchdog Time-out Reset during SLEEP or IDLE Mode The Watchdog time-out Reset during SLEEP or IDLE Mode is a little different from other kinds of reset. Most of the conditions remain unchanged except that the Program Counter and the Stack Pointer will be cleared to "0" and the TO and PDF flags will be set to "1". Refer to the System Start Up Time Characteristics for t<sub>SST</sub> details. WDT Time-out Reset during SLEEP or IDLE Mode Timing Chart ## **Reset Initial Conditions** The different types of reset described affect the reset flags in different ways. These flags, known as PDF and TO are located in the status register and are controlled by various microcontroller operations, such as the SLEEP or IDLE Mode function or Watchdog Timer. The reset flags are shown in the table: Rev. 1.50 89 August 15, 2024 | то | PDF | RESET Conditions | |----|-----|--------------------------------------------------------| | 0 | 0 | Power-on reset | | u | u | RES or LVR reset during FAST or SLOW Mode operation | | 1 | u | WDT time-out reset during FAST or SLOW Mode operation | | 1 | 1 | WDT time-out reset during IDLE or SLEEP Mode operation | "u": unchanged The following table indicates the way in which the various components of the microcontroller are affected after a power-on reset occurs. | Item | Condition After RESET | |--------------------|--------------------------------------------------| | Program Counter | Reset to zero | | Interrupts | All interrupts will be disabled | | WDT, Time Bases | Clear after reset, WDT begins counting | | Timer Modules | Timer Modules will be turned off | | Input/Output Ports | I/O ports will be setup as inputs | | Stack Pointer | Stack Pointer will point to the top of the stack | The different kinds of resets all affect the internal registers of the microcontroller in different ways. To ensure reliable continuation of normal program execution after a reset occurs, it is important to know what condition the microcontroller is in after a particular reset occurs. The following table describes how each type of reset affects the microcontroller internal registers. | Register | Power On Reset | RES Reset<br>(Normal Operation) | RES Reset<br>(IDLE/SLEEP) | WDT Time-out<br>(Normal Operation) | WDT Time-out (IDLE/SLEEP) | |----------|----------------|---------------------------------|---------------------------|------------------------------------|---------------------------| | IAR0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | MP0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | IAR1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | MP1L | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | MP1H | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | ACC | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | PCL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | | TBLP | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TBLH | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TBHP | xx xxxx | uu uuuu | uu uuuu | uu uuuu | uu uuuu | | STATUS | xx00 xxxx | uuuu uuuu | uu01 uuuu | uu1u uuuu | uu11 uuuu | | PBP | 0 | 0 | 0 | 0 | u | | IAR2 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | MP2L | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | MP2H | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | RSTFC | 0 x 0 0 | uuuu | uuuu | uuuu | uuuu | | INTC0 | -000 0000 | -000 0000 | -000 0000 | -000 0000 | -uuu uuuu | | INTC1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | INTC2 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | INTC3 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PA | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PAC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PAPU | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PAWU | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | РВ | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PBC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PBPU | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | Rev. 1.50 90 August 15, 2024 | Register | Power On Reset | RES Reset (Normal Operation) | RES Reset | WDT Time-out<br>(Normal Operation) | WDT Time-out (IDLE/SLEEP) | |----------|----------------|------------------------------|-----------|------------------------------------|---------------------------| | PC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PCC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PCPU | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PD | -111 1111 | -111 1111 | -111 1111 | -111 1111 | -uuu uuuu | | PDC | -111 1111 | -111 1111 | -111 1111 | -111 1111 | -uuu uuuu | | PDPU | -000 0000 | -000 0000 | -000 0000 | -000 0000 | -uuu uuuu | | PE | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PEC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PEPU | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PF | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PFC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PFPU | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PG | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PGC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PGPU | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PCRL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PCRH | 00 0000 | 00 0000 | 00 0000 | 00 0000 | uu uuuu | | PJC | 11 | 11 | 11 | 11 | u u | | CRCCR | 0 | 0 | 0 | 0 | u | | CRCIN | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | CRCDL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | CRCDH | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | IECC | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PMPS | 00 | 00 | 0 0 | 00 | u u | | RSTC | 0101 0101 | 0101 0101 | 0101 0101 | 0101 0101 | uuuu uuuu | | VBGRC | 0 | 0 | 0 | 0 | u | | INTEG | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | SCC | 000- 0000 | 000- 0000 | 000- 0000 | 000- 0000 | uuu- uuuu | | HIRCC | 0001 | 0001 | 0001 | 0001 | uuuu | | HXTC | 000 | 000 | 000 | 000 | u u u | | LXTC | 000 | 000 | 000 | 000 | u u u | | WDTC | 0101 0011 | 0101 0011 | 0101 0011 | 0101 0011 | uuuu uuuu | | LVRC | 0110 0110 | 0110 0110 | 0110 0110 | 0110 0110 | uuuu uuuu | | LVDC | 00 -000 | 00 -000 | 00 -000 | 00 -000 | uu -uuu | | EEAL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | EEAH | 0 0 | 0 0 | 00 | 00 | u u | | EED | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | CMP0C | -000 00 | -000 00 | -000 00 | -000 00 | -uuu uu | | MFI0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | MFI1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | MFI2 | 0000 | 0000 | 0000 | 0000 | uuuu | | MFI3 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | MFI4 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | MFI5 | 0000 | 0000 | 0000 | 0000 | uuuu | | MFI6 | -000 -000 | -000 -000 | -000 -000 | -000 -000 | -uuu -uuu | | MFI7 | -000 -000 | -000 -000 | -000 -000 | -000 -000 | -uuu -uuu | | MFI8 | -000 -000 | -000 -000 | -000 -000 | -000 -000 | -uuu -uuu | | MFI9 | -000 -000 | -000 -000 | -000 -000 | -000 -000 | -uuu -uuu | | | | RES Reset | RES Reset | WDT Time-out | WDT Time-out | |------------|----------------|--------------------|--------------|--------------------|----------------------------------------------| | Register | Power On Reset | (Normal Operation) | (IDLE/SLEEP) | (Normal Operation) | (IDLE/SLEEP) | | LCDC0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | LCDC1 | 000-0000 | 000- 0000 | 000- 0000 | 000- 0000 | uuu- uuuu | | LCDC2 | 000000 | 000000 | 000000 | 000000 | uuuuuu | | SLEDC0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | SLEDC1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | SLEDC2 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | SLEDC3 | 00 0000 | 00 0000 | 00 0000 | 00 0000 | uu uuuu | | STKPTR | 0000 | 0000 | 0000 | 0000 | uuuu | | TLVRC | 0 1 | 0 1 | 0 1 | 0 1 | u u | | MDUWR0 | xxxx xxxx | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | MDUWR1 | xxxx xxxx | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | MDUWR2 | xxxx xxxx | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | MDUWR3 | xxxx xxxx | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | MDUWR4 | xxxx xxxx | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | MDUWR5 | xxxx xxxx | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | MDUWCTRL | 00 | 00 | 00 | 00 | uu | | CMP0VOS | -001 0000 | -001 0000 | -001 0000 | -001 0000 | -uuu uuuu | | PSC0R | 0 0 | 00 | 00 | 00 | u u | | TB0C | 0000 | 0000 | 0000 | 0000 | uuuu | | TB1C | 0000 | 0000 | 0000 | 0000 | uuuu | | PSC1R | 0 0 | 00 | 00 | 00 | u u | | SADOL | x x x x | xxxx | xxxx | xxxx | uuuu<br>(ADRFS=0)<br>uuuu uuuu | | SADOH | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | (ADRFS=1) uuuu uuuu (ADRFS=0) uuuu (ADRFS=1) | | SADC0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | SADC1 | 0000 -000 | 0000 -000 | 0000 -000 | 0000 -000 | uuuu -uuu | | SADC2 | 00 0000 | 00 0000 | 00 0000 | 00 0000 | uu uuuu | | SIMC0 | 111- 0000 | 111- 0000 | uuu- uuuu | 111- 0000 | uuuuu | | SIMC1 | 1000 0001 | 1000 0001 | 1000 0001 | 1000 0001 | uuuu uuuu | | SIMD | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | | SIMA/SIMC2 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | SIMTOC | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | FARL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | FARH | 00 0000 | 00 0000 | 00 0000 | 00 0000 | uu uuuu | | FD0L | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | FD0H | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | FD1L | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | FD1H | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | FD2L | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | FD2H | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | FD3L | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | FD3H | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | LVPUC | 0 | 0 | 0 | 0 | u | | | | | | | | | | | RES Reset | RES Reset | WDT Time-out | WDT Time-out | |----------|----------------|--------------------|--------------|--------------------|--------------| | Register | Power On Reset | (Normal Operation) | (IDLE/SLEEP) | (Normal Operation) | (IDLE/SLEEP) | | PTM0C0 | 0000 0 | 0000 0 | 0000 0 | 0000 0 | uuuu u | | PTM0C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM0DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM0DH | 00 | 00 | 0 0 | 00 | u u | | PTM0AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM0AH | 0 0 | 0 0 | 0 0 | 0 0 | u u | | PTM0RPL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM0RPH | 00 | 00 | 0 0 | 00 | u u | | STM0C0 | 0000 0 | 0000 0 | 0000 0 | 0000 0 | uuuu u | | STM0C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | STM0DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | STM0DH | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | STM0AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | STM0AH | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | STM0RP | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | FC0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | FC1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | FC2 | 0 0 | 0 0 | 0 0 | 00 | u u | | U0SR | 0000 1011 | 0000 1011 | 0000 1011 | 0000 1011 | uuuu uuuu | | U0CR1 | 0000 00x0 | 0000 00x0 | 0000 00x0 | 0000 00x0 | uuuu uuuu | | U0CR2 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | BRDH0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | BRDL0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | UFCR0 | 00 0000 | 00 0000 | 00 0000 | 00 0000 | uu uuuu | | TXR RXR0 | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | | RxCNT0 | 000 | 000 | 000 | 000 | u u u | | PTM1C0 | 0000 0 | 0000 0 | 0000 0 | 0000 0 | uuuu u | | PTM1C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM1DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM1DH | 0 0 | 00 | 0 0 | 00 | u u | | PTM1AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM1AH | 00 | 00 | 0 0 | 0 0 | u u | | PTM1RPL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM1RPH | 00 | 00 | 0 0 | 00 | u u | | PTM2C0 | 0000 0 | 0000 0 | 0000 0 | 0000 0 | uuuu u | | PTM2C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM2DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM2DH | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM2AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM2AH | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM2RPL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM2RPH | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM3C0 | 0000 0 | 0000 0 | 0000 0 | 0000 0 | uuuu u | | PTM3C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM3DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM3DH | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM3AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | РТМЗАН | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | | | RES Reset | RES Reset | WDT Time-out | WDT Time-out | |----------|----------------|--------------------|--------------|--------------------|--------------| | Register | Power On Reset | (Normal Operation) | (IDLE/SLEEP) | (Normal Operation) | (IDLE/SLEEP) | | PTM3RPL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM3RPH | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | STM1C0 | 0000 0 | 0000 0 | 0000 0 | 0000 0 | uuuu u | | STM1C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | STM1DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | STM1DH | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | STM1AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | STM1AH | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | STM1RP | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | STM2C0 | 0000 0 | 0000 0 | 0000 0 | 0000 0 | uuuu u | | STM2C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | STM2DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | STM2DH | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | STM2AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | STM2AH | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | STM2RP | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | EEC | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | U1SR | 0000 1011 | 0000 1011 | 0000 1011 | 0000 1011 | uuuu uuuu | | U1CR1 | 0000 00x0 | 0000 00x0 | 0000 00x0 | 0000 00x0 | uuuu uuuu | | U1CR2 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | BRDH1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | BRDL1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | UFCR1 | 00 0000 | 00 0000 | 00 0000 | 00 0000 | uu uuuu | | TXR_RXR1 | xxxx xxxx | XXXX XXXX | xxxx xxxx | xxxx xxxx | uuuu uuuu | | RxCNT1 | 000 | 000 | 000 | 000 | u u u | | IFS0 | -000 0000 | -000 0000 | -000 0000 | -000 0000 | -uuu uuuu | | IFS2 | -000 0000 | -000 0000 | -000 0000 | -000 0000 | -uuu uuuu | | IFS3 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | IFS4 | 0 0 | 0 0 | 0 0 | 00 | u u | | PAS0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PAS1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PBS0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PBS1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PCS0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PCS1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PDS0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PDS1 | 00 0000 | 00 0000 | 00 0000 | 00 0000 | uu uuuu | | PES0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PES1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PFS0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PFS1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PGS0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PGS1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | U0CR3 | 0 | 0 | 0 | 0 | u | | U1CR3 | 0 | 0 | 0 | 0 | u | | PTM4C0 | 0000 0 | 0000 0 | 0000 0 | 0000 0 | uuuu u | | PTM4C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM4DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | Register | Power On Reset | RES Reset | RES Reset | WDT Time-out | WDT Time-out | |----------|----------------|--------------------|--------------|--------------------|--------------| | <u> </u> | | (Normal Operation) | (IDLE/SLEEP) | (Normal Operation) | (IDLE/SLEEP) | | PTM4DH | 0 0 | 0 0 | 0 0 | 0 0 | u u | | PTM4AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM4AH | 0 0 | 0 0 | 00 | 0 0 | u u | | PTM4RPL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM4RPH | 0 0 | 0 0 | 0 0 | 0 0 | u u | | PTM5C0 | 0000 0 | 0000 0 | 0000 0 | 0000 0 | uuuu u | | PTM5C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM5DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM5DH | 0 0 | 00 | 00 | 0 0 | u u | | PTM5AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM5AH | 0 0 | 00 | 00 | 00 | u u | | PTM5RPL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM5RPH | 0 0 | 00 | 00 | 0 0 | u u | | PTM6C0 | 0000 0 | 0000 0 | 0000 0 | 0000 0 | uuuu u | | PTM6C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM6DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM6DH | 0 0 | 00 | 00 | 0 0 | u u | | PTM6AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM6AH | 0 0 | 00 | 0 0 | 0 0 | u u | | PTM6RPL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM6RPH | 0 0 | 00 | 00 | 0 0 | u u | | PTM7C0 | 0000 0 | 0000 0 | 0000 0 | 0000 0 | uuuu u | | PTM7C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM7DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM7DH | 0 0 | 00 | 00 | 00 | u u | | PTM7AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM7AH | 0 0 | 00 | 00 | 00 | u u | | PTM7RPL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM7RPH | 0 0 | 00 | 00 | 00 | u u | Note: "u" stands for unchanged "x" stands for "unknown" "-" stands for unimplemented # **Input/Output Ports** Holtek microcontrollers offer considerable flexibility on their I/O ports. With the input or output designation of every pin fully under user program control, pull-high selections for all ports and wake-up selections on certain pins, the user is provided with an I/O structure to meet the needs of a wide range of application possibilities. The device provides bidirectional input/output lines. These I/O ports are mapped to the RAM Data Memory with specific addresses as shown in the Special Purpose Data Memory table. All of these I/O ports can be used for input and output operations. For input operation, these ports are non-latching, which means the inputs must be ready at the T2 rising edge of instruction "MOV A, [m]", where m denotes the port address. For output operation, all the data is latched and remains unchanged until the output latch is rewritten. | Register | | | | В | it | | | | |----------|-------|-------|---------|---------|---------|---------|---------|---------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PA | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | | PAC | PAC7 | PAC6 | PAC5 | PAC4 | PAC3 | PAC2 | PAC1 | PAC0 | | PAPU | PAPU7 | PAPU6 | PAPU5 | PAPU4 | PAPU3 | PAPU2 | PAPU1 | PAPU0 | | PAWU | PAWU7 | PAWU6 | PAWU5 | PAWU4 | PAWU3 | PAWU2 | PAWU1 | PAWU0 | | РВ | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | | PBC | PBC7 | PBC6 | PBC5 | PBC4 | PBC3 | PBC2 | PBC1 | PBC0 | | PBPU | PBPU7 | PBPU6 | PBPU5 | PBPU4 | PBPU3 | PBPU2 | PBPU1 | PBPU0 | | PC | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | | PCC | PCC7 | PCC6 | PCC5 | PCC4 | PCC3 | PCC2 | PCC1 | PCC0 | | PCPU | PCPU7 | PCPU6 | PCPU5 | PCPU4 | PCPU3 | PCPU2 | PCPU1 | PCPU0 | | PD | _ | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | | PDC | _ | PDC6 | PDC5* | PDC4* | PDC3* | PDC2* | PDC1 | PDC0 | | PDPU | _ | PDPU6 | PDPU5** | PDPU4** | PDPU3** | PDPU2** | PDPU1 | PDPU0 | | PE | PE7 | PE6 | PE5 | PE4 | PE3 | PE2 | PE1 | PE0 | | PEC | PEC7 | PEC6 | PEC5 | PEC4 | PEC3* | PEC2* | PEC1* | PEC0 | | PEPU | PEPU7 | PEPU6 | PEPU5 | PEPU4 | PEPU3** | PEPU2** | PEPU1** | PEPU0 | | PF | PF7 | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 | | PFC | PFC7 | PFC6 | PFC5 | PFC4 | PFC3* | PFC2 | PFC1* | PFC0* | | PFPU | PFPU7 | PFPU6 | PFPU5 | PFPU4 | PFPU3** | PFPU2 | PFPU1** | PFPU0** | | PG | PG7 | PG6 | PG5 | PG4 | PG3 | PG2 | PG1 | PG0 | | PGC | PGC7 | PGC6 | PGC5 | PGC4 | PGC3 | PGC2 | PGC1 | PGC0 | | PGPU | PGPU7 | PGPU6 | PGPU5 | PGPU4 | PGPU3 | PGPU2 | PGPU1 | PGPU0 | | PJC | _ | _ | _ | _ | _ | _ | PJC1* | PJC0* | "—": Unimplemented, read as "0" ### I/O Logic Function Register List Note: The control bit with an asterisk \* should be cleared to 0 and the control bit with an asterisk \*\* should remain the POR value after power-on reset. This can set these unbonded and not internally used pins as outputs to prevent additional power consumption. ### **Pull-high Resistors** Many product applications require pull-high resistors for their switch inputs usually requiring the use of an external resistor. To eliminate the need for these external resistors, all I/O pins, when configured as a digital input have the capability of being connected to an internal pull-high resistor. These pull-high resistors are selected using the relevant pull-high control registers and are implemented using weak PMOS transistors. These pull-high resistors are selected using the LVPUC Rev. 1.50 96 August 15, 2024 and PxPU registers, and are implemented using weak PMOS transistors. The PxPU register is used to determine whether the pull-high function is enabled or not while the LVPUC register is used to select the pull-high resistors value for low voltage power supply applications. Note that the pull-high resistor can be controlled by the relevant pull-high control register only when the pin-shared functional pin is selected as a digital input or NMOS output. Otherwise, the pull-high resistors can not be enabled. ### PxPU Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PxPU7 | PxPU6 | PxPU5 | PxPU4 | PxPU3 | PxPU2 | PxPU1 | PxPU0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PxPUn: I/O Port x Pin pull-high function control 0: Disable 1: Enable The PxPUn bit is used to control the pin pull-high function. Here the "x" is the Port name which can be A, B, C, D, E, F or G. However, the actual available bits for each I/O Port may be different. ### LVPUC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|---|------| | Name | _ | _ | _ | _ | _ | _ | _ | LVPU | | R/W | _ | _ | _ | _ | _ | _ | _ | R/W | | POR | _ | _ | _ | _ | _ | _ | _ | 0 | Bit 7~1 Unimplemented, read as "0" Bit 0 LVPU: Pull-high resistor selection when low voltage power supply 0: All pin pull-high resistors are $60k\Omega$ @ 3V 1: All pin pull-high resistors are $15k\Omega$ @ 3V This bit is used to select the pull-high resistor value for low voltage power supply applications. The LVPU bit is only available when the corresponding pin pull-high function is enabled by setting the relevant pull-high control bit high. This bit will have no effect when the pull-high function is disabled. ### Port A Wake-up The HALT instruction forces the microcontroller into the SLEEP or IDLE Mode which preserves power, a feature that is important for battery and other low-power applications. Various methods exist to wake-up the microcontroller, one of which is to change the logic condition on one of the Port A pins from high to low. This function is especially suitable for applications that can be woken up via external switches. Each pin on Port A can be selected individually to have this wake-up feature using the PAWU register. Note that the wake-up function can be controlled by the wake-up control registers only when the pin is selected as a general purpose input and the MCU enters the IDLE or SLEEP mode. Rev. 1.50 97 August 15, 2024 ### • PAWU Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PAWU7 | PAWU6 | PAWU5 | PAWU4 | PAWU3 | PAWU2 | PAWU1 | PAWU0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 PAWU7~PAWU0: Port A pin Wake-up function control 0: Disable 1: Enable ## I/O Port Control Registers Each Port has its own control register which controls the input/output configuration. With this control register, each I/O pin with or without pull-high resistors can be reconfigured dynamically under software control. For the I/O pin to function as an input, the corresponding bit of the control register must be written as a "1". This will then allow the logic state of the input pin to be directly read by instructions. When the corresponding bit of the control register is written as a "0", the I/O pin will be setup as a CMOS output. If the pin is currently setup as an output, instructions can still be used to read the output register. However, it should be noted that the program will in fact only read the status of the output data latch and not the actual logic status of the output pin when the IECM is set to "0". ### PxC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------|------| | Name | PxC7 | PxC6 | PxC5 | PxC4 | PxC3 | PxC2 | PxC1 | PxC0 | | R/W | POR | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | **PxCn**: I/O Port x Pin type selection 0: Output 1: Input The PxCn bit is used to control the pin type selection. Here the "x" is the Port name which can be A, B, C, D, E, F or G. However, the actual available bits for each I/O Port may be different. ## I/O Port Source Current Control The device supports different output source current driving capability for each I/O port. With the selection register, SLEDCn, specific I/O port can support four levels of the source current driving capability. These source current selection bits are available when the corresponding pin is configured as a CMOS output. Otherwise, these select bits have no effect. Users should refer to the Input/Output Characteristics section to select the desired output source current for different applications. | Register | | | | В | it | | | | |----------|---------|---------|---------|---------|---------|---------|---------|---------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SLEDC0 | SLEDC07 | SLEDC06 | SLEDC05 | SLEDC04 | SLEDC03 | SLEDC02 | SLEDC01 | SLEDC00 | | SLEDC1 | SLEDC17 | SLEDC16 | SLEDC15 | SLEDC14 | SLEDC13 | SLEDC12 | SLEDC11 | SLEDC10 | | SLEDC2 | SLEDC27 | SLEDC26 | SLEDC25 | SLEDC24 | SLEDC23 | SLEDC22 | SLEDC21 | SLEDC20 | | SLEDC3 | _ | _ | SLEDC35 | SLEDC34 | SLEDC33 | SLEDC32 | SLEDC31 | SLEDC30 | I/O Port Source Current Control Register List Rev. 1.50 98 August 15, 2024 ### SLEDC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|---------|---------|---------|---------|---------|---------|---------| | Name | SLEDC07 | SLEDC06 | SLEDC05 | SLEDC04 | SLEDC03 | SLEDC02 | SLEDC01 | SLEDC00 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bit 7~6 **SLEDC07~SLEDC06**: PB7~PB4 source current selection 00: Source current=Level 0 (min.) 01: Source current=Level 1 10: Source current=Level 2 11: Source current=Level 3 (max.) ### Bit 5~4 **SLEDC05~SLEDC04**: PB3~PB0 source current selection 00: Source current=Level 0 (min.) 01: Source current=Level 1 10: Source current=Level 2 11: Source current=Level 3 (max.) ### Bit 3~2 **SLEDC03~SLEDC02**: PA7~PA4 source current selection 00: Source current=Level 0 (min.) 01: Source current=Level 1 10: Source current=Level 2 11: Source current=Level 3 (max.) ### Bit 1~0 SLEDC01~SLEDC00: PA3~PA0 source current selection 00: Source current=Level 0 (min.) 01: Source current=Level 1 10: Source current=Level 2 11: Source current=Level 3 (max.) ### SLEDC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|---------|---------|---------|---------|---------|---------|---------| | Name | SLEDC17 | SLEDC16 | SLEDC15 | SLEDC14 | SLEDC13 | SLEDC12 | SLEDC11 | SLEDC10 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 7~6 **SLEDC17~SLEDC16**: PD6 source current selection 00: Source current=Level 0 (min.) 01: Source current=Level 1 10: Source current=Level 2 11: Source current=Level 3 (max.) # Bit 5~4 SLEDC15~SLEDC14: PD1~PD0 source current selection 00: Source current=Level 0 (min.) 01: Source current=Level 1 10: Source current=Level 2 11: Source current=Level 3 (max.) ## Bit 3~2 **SLEDC13~SLEDC12**: PC7~PC4 source current selection 00: Source current=Level 0 (min.) 01: Source current=Level 1 10: Source current=Level 2 11: Source current=Level 3 (max.) ## Bit 1~0 **SLEDC11~SLEDC10**: PC3~PC0 source current selection 00: Source current=Level 0 (min.) 01: Source current=Level 1 10: Source current=Level 2 11: Source current=Level 3 (max.) ### SLEDC2 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|---------|---------|---------|---------|---------|---------|---------| | Name | SLEDC27 | SLEDC26 | SLEDC25 | SLEDC24 | SLEDC23 | SLEDC22 | SLEDC21 | SLEDC20 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 **SLEDC27~SLEDC26**: PF7~PF4 source current selection 00: Source current=Level 0 (min.) 01: Source current=Level 1 10: Source current=Level 2 11: Source current=Level 3 (max.) Bit 5~4 SLEDC25~SLEDC24: PF2 source current selection 00: Source current=Level 0 (min.) 01: Source current=Level 1 10: Source current=Level 2 11: Source current=Level 3 (max.) Bit 3~2 **SLEDC23~SLEDC22**: PE7~PE4 source current selection 00: Source current=Level 0 (min.) 01: Source current=Level 1 10: Source current=Level 2 11: Source current=Level 3 (max.) Bit 1~0 **SLEDC21~SLEDC20**: PE0 source current selection 00: Source current=Level 0 (min.) 01: Source current=Level 1 10: Source current=Level 2 11: Source current=Level 3 (max.) ### SLEDC3 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---------|---------|---------|---------|---------|---------| | Name | _ | _ | SLEDC35 | SLEDC34 | SLEDC33 | SLEDC32 | SLEDC31 | SLEDC30 | | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5~4 SLEDC35~SLEDC34: These bits should be kept unchanged after power on Bit 3~2 **SLEDC33~SLEDC32**: PG7~PG4 source current selection 00: Source current=Level 0 (min.) 01: Source current=Level 1 10: Source current=Level 2 11: Source current=Level 3 (max.) Bit 1~0 **SLEDC31~SLEDC30**: PG3~PG0 source current selection 00: Source current=Level 0 (min.) 01: Source current=Level 1 10: Source current=Level 2 11: Source current=Level 3 (max.) Rev. 1.50 100 August 15, 2024 ### I/O Port Power Source Control This device supports different I/O port power source selections for PE0. The port power can come from either the power pin VDD or VDDIO, which is determined using the PMPS1~PMPS0 bits in the PMPS register. The VDDIO power pin function should first be selected using the corresponding pin-shared function selection bits if the port power is supposed to come from the VDDIO pin. An important point to know is that the input power voltage on the VDDIO pin should be equal to or less than the device supply power voltage $V_{DD}$ when the VDDIO pin is selected as the port power supply pin. With the exception of $\overline{RES}/OCDS$ , the multi-power function is only effective when the pin is set to have a digital input or output function. ### PMPS Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|-------|-------| | Name | _ | _ | _ | _ | _ | _ | PMPS1 | PMPS0 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" Bit 1~0 PMPS1~PMPS0: PE0 pin power supply selection 0x: VDD 1x: VDDIO If the PE4 pin is switched to the VDDIO function, and the PMPS1 and PMPS0 bits are set to "1x", the VDDIO pin input voltage can be used for PE0 pin power. ### **Pin-shared Functions** The flexibility of the microcontroller range is greatly enhanced by the use of pins that have more than one function. Limited numbers of pins can force serious design constraints on designers but by supplying pins with multi-functions, many of these difficulties can be overcome. For these pins, the desired function of the multi-function I/O pins is selected by a series of registers via the application program control. ### **Pin-shared Function Selection Registers** The limited number of supplied pins in a package can impose restrictions on the amount of functions a certain device can contain. However by allowing the same pins to share several different functions and providing a means of function selection, a wide range of different functions can be incorporated into even relatively small package sizes. The device includes Port "x" output function Selection register "n", labeled as PxSn, and Input Function Selection register, labeled as IFSi, which can select the desired functions of the multi-function pin-shared pins. The most important point to note is to make sure that the desired pin-shared function is properly selected and also deselected. For most pin-shared functions, to select the desired pin-shared function, the pin-shared function should first be correctly selected using the corresponding pin-shared control register. After that the corresponding peripheral functional setting should be configured and then the peripheral function can be enabled. However, a special point must be noted for some digital input pins, such as INTn, xTCKn, etc., which share the same pin-shared control configuration with their corresponding general purpose I/O functions when setting the relevant pin-shared control bit fields. To select these pin functions, in addition to the necessary pin-shared control and peripheral functional setup aforementioned, they must also be setup as input by setting the corresponding bit in the I/O port control register. To correctly deselect the pin-shared function, the peripheral function should first be disabled and then the corresponding pin-shared function control register can be modified to select other pin-shared functions. Rev. 1.50 101 August 15, 2024 | Register | | | | Bit | i | | | | |----------|---------|---------|----------|----------|---------|---------|---------|---------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PAS0 | PAS07 | PAS06 | PAS05 | PAS04 | PAS03 | PAS02 | PAS01 | PAS00 | | PAS1 | PAS17 | PAS16 | PAS15 | PAS14 | PAS13 | PAS12 | PAS11 | PAS10 | | PBS0 | PBS07 | PBS06 | PBS05 | PBS04 | PBS03 | PBS02 | PBS01 | PBS00 | | PBS1 | PBS17 | PBS16 | PBS15 | PBS14 | PBS13 | PBS12 | PBS11 | PBS10 | | PCS0 | PCS07 | PCS06 | PCS05 | PCS04 | PCS03 | PCS02 | PCS01 | PCS00 | | PCS1 | PCS17 | PCS16 | PCS15 | PCS14 | PCS13 | PCS12 | PCS11 | PCS10 | | PDS0 | PDS07 | PDS06 | PDS05 | PDS04 | PDS03 | PDS02 | PDS01 | PDS00 | | PDS1 | _ | _ | PDS15 | PDS14 | PDS13 | PDS12 | PDS11 | PDS10 | | PES0 | PES07 | PES06 | PES05 | PES04 | PES03 | PES02 | PES01 | PES00 | | PES1 | PES17 | PES16 | PES15 | PES14 | PES13 | PES12 | PES11 | PES10 | | PFS0 | PFS07 | PFS06 | PFS05 | PFS04 | PFS03 | PFS02 | PFS01 | PFS00 | | PFS1 | PFS17 | PFS16 | PFS15 | PFS14 | PFS13 | PFS12 | PFS11 | PFS10 | | PGS0 | PGS07 | PGS06 | PGS05 | PGS04 | PGS03 | PGS02 | PGS01 | PGS00 | | PGS1 | PGS17 | PGS16 | PGS15 | PGS14 | PGS13 | PGS12 | PGS11 | PGS10 | | IFS0 | _ | PTCK3PS | PTCK2PS | PTCK1PS | PTCK0PS | STCK2PS | STCK1PS | STCK0PS | | IFS2 | _ | SCSBPS | SDISDAPS | SCKSCLPS | INT3PS | INT2PS | INT1PS | INT0PS | | IFS3 | PTCK7PS | PTCK6PS | PTCK5PS | PTCK4PS | D3 | D2 | D1 | D0 | | IFS4 | _ | _ | _ | _ | _ | _ | RX1PS | RX0PS | Pin-shared Function Selection Register List ## • PAS0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PAS07 | PAS06 | PAS05 | PAS04 | PAS03 | PAS02 | PAS01 | PAS00 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 PAS07~PAS06: PA3 pin-shared function selection 00: PA3/INT1 01: SDO 10: AN13 11: SEG19 Bit 5~4 PAS05~PAS04: PA2 pin-shared function selection 00: PA2 01: PA2 10: PA2 11: SEG23 Bit 3~2 **PAS03~PAS02**: PA1 pin-shared function selection 00: PA1/INT0 01: SCS 10: AN12 11: SEG20 Bit 1~0 **PAS01~PAS00**: PA0 pin-shared function selection 00: PA0 01: PA0 10: PA0 11: SEG24 ### PAS1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PAS17 | PAS16 | PAS15 | PAS14 | PAS13 | PAS12 | PAS11 | PAS10 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 PAS17~PAS16: PA7 pin-shared function selection 00: PA7/INT1 01: PA7/INT1 10: TX0 11: SEG15 Bit 5~4 PAS15~PAS14: PA6 pin-shared function selection 00: PA6/INT0 01: PA6/INT0 10: RX0/TX0 11: SEG16 Bit 3~2 **PAS13~PAS12**: PA5 pin-shared function selection 00: PA5/INT3 01: SCK/SCL 10: AN15 11: SEG17 Bit 1~0 PAS11~PAS10: PA4 pin-shared function selection 00: PA4/INT2 01: SDI/SDA 10: AN14 11: SEG18 ## PBS0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PBS07 | PBS06 | PBS05 | PBS04 | PBS03 | PBS02 | PBS01 | PBS00 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 **PBS07~PBS06**: PB3 pin-shared function selection 00: PB3 01: PB3 10: PTP2 11: SEG21 Bit 5~4 **PBS05~PBS04**: PB2 pin-shared function selection 00: PB2/PTCK2 01: PB2/PTCK2 10: PTP3 11: SEG14 Bit 3~2 **PBS03~PBS02**: PB1 pin-shared function selection 00: PB1/PTCK3 01: PB1/PTCK3 10: PB1/PTCK3 11: SEG25 Bit 1~0 **PBS01~PBS00**: PB0 pin-shared function selection 00: PB0/STCK2 01: PB0/STCK2 10: C0X 11: SEG26 ### • PBS1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PBS17 | PBS16 | PBS15 | PBS14 | PBS13 | PBS12 | PBS11 | PBS10 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 **PBS17~PBS16**: PB7 pin-shared function selection 00: PB7/STCK1 01: PB7/STCK1 10: OSC2 11: SEG28 Bit 5~4 **PBS15~PBS14**: PB6 pin-shared function selection 00: PB6 01: STP1 10: OSC1 11: SEG29 Bit 3~2 **PBS13~PBS12**: PB5 pin-shared function selection 00: PB5/RES 01: PB5/RES 10: PB5/RES 11: SEG30 Bit 1~0 **PBS11~PBS10**: PB4 pin-shared function selection 00: PB4 01: PB4 10: Reserved, cannot be used 11: SEG22 ### PCS0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PCS07 | PCS06 | PCS05 | PCS04 | PCS03 | PCS02 | PCS01 | PCS00 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 PCS07~PCS06: PC3 pin-shared function selection 00: PC3/PTCK0 01: PTP4 10: AN3 11: SEG40 Bit 5~4 PCS05~PCS04: PC2 pin-shared function selection 00: PC2/PTCK6 01: AN2 10: PTP0 11: SEG41 Bit 3~2 PCS03~PCS02: PC1 pin-shared function selection 00: PC1 01: VREF 10: AN1 11: C0X Bit 1~0 PCS01~PCS00: PC0 pin-shared function selection 00: PC0 01: VREFI 10: AN0 11: SEG42 ### PCS1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PCS17 | PCS16 | PCS15 | PCS14 | PCS13 | PCS12 | PCS11 | PCS10 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 PCS17~PCS16: PC7 pin-shared function selection 00: PC7/INT3/STCK0 01: PTP6 10: AN7 11: SEG36 Bit 5~4 PCS15~PCS14: PC6 pin-shared function selection 00: PC6 01: AN6 10: STP0 11: SEG37 Bit 3~2 **PCS13~PCS12**: PC5 pin-shared function selection 00: PC5/PTCK1 01: PTP5 10: AN5 11: SEG38 Bit 1~0 PCS11~PCS10: PC4 pin-shared function selection 00: PC4/PTCK7 01: AN4 10: PTP1 11: SEG39 ## • PDS0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PDS07 | PDS06 | PDS05 | PDS04 | PDS03 | PDS02 | PDS01 | PDS00 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 PDS07~PDS06: These bits should be kept unchanged after power on Bit 5~4 **PDS05~PDS04**: These bits should be kept unchanged after power on Bit 3~2 **PDS03~PDS02**: PD1 pin-shared function selection 00: PD1/STCK1 01: RX1/TX1 10: AN9 11: SEG34 Bit 1~0 **PDS01~PDS00**: PD0 pin-shared function selection 00: PD0/INT2 01: STP1 10: AN8 11: SEG35 ## • PDS1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|-------|-------|-------|-------|-------|-------| | Name | _ | _ | PDS15 | PDS14 | PDS13 | PDS12 | PDS11 | PDS10 | | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5~4 **PDS15~PDS14**: PD6 pin-shared function selection 00: PD6 01: STP2 10: Reserved, cannot be used 11: SEG27 Bit 3~2 **PDS13~PDS12**: These bits should be kept unchanged after power on Bit 1~0 **PDS11~PDS10**: These bits should be kept unchanged after power on ## PES0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PES07 | PES06 | PES05 | PES04 | PES03 | PES02 | PES01 | PES00 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 **PES07~PES06**: These bits should be kept unchanged after power on Bit 5~4 PES05~PES04: These bits should be kept unchanged after power on Bit 3~2 **PES03~PES02**: These bits should be kept unchanged after power on Bit 1~0 **PES01~PES00**: PE0 pin-shared function selection 00: PE0/STCK0 01: PE0/STCK0 10: Reserved, cannot be used 11: SEG7 ### PES1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PES17 | PES16 | PES15 | PES14 | PES13 | PES12 | PES11 | PES10 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 **PES17~PES16**: PE7 pin-shared function selection 00: PE7 01: PE7 10: Reserved, cannot be used 11: SEG43 Bit 5~4 **PES15~PES14**: PE6 pin-shared function selection 00: PE6 01: PE6 10: Reserved, cannot be used 11: SEG44 Bit 3~2 **PES13~PES12**: PE5 pin-shared function selection 00: PE5 01: PE5 10: Reserved, cannot be used 11: SEG45 Bit 1~0 **PES11~PES10**: PE4 pin-shared function selection 00: PE4 01: PE4 10: PE4 11: VDDIO ### • PFS0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PFS07 | PFS06 | PFS05 | PFS04 | PFS03 | PFS02 | PFS01 | PFS00 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 **PFS07~PFS06**: These bits should be kept unchanged after power on Bit 5~4 **PFS05~PFS04**: PF2 pin-shared function selection 00: PF2/PTCK6 01: PF2/PTCK6 10: SDI/SDA 11: SEG11 Bit 3~2 **PFS03~PFS02**: These bits should be kept unchanged after power on Bit 1~0 **PFS01~PFS00**: These bits should be kept unchanged after power on # • PFS1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PFS17 | PFS16 | PFS15 | PFS14 | PFS13 | PFS12 | PFS11 | PFS10 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 **PFS17~PFS16**: PF7 pin-shared function selection 00: PF7 01: STP2 10: TX1 11: C0+ Bit 5~4 **PFS15~PFS14**: PF6 pin-shared function selection 00: PF6/STCK2 01: RX1/TX1 10: C0-11: SEG31 Bit 3~2 **PFS13~PFS12**: PF5 pin-shared function selection 00: PF5 01: PF5 10: PTP0 11: XT1 Bit 1~0 **PFS11~PFS10**: PF4 pin-shared function selection 00: PF4/PTCK0 01: PF4/PTCK0 10: PF4/PTCK0 11: XT2 ## • PGS0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PGS07 | PGS06 | PGS05 | PGS04 | PGS03 | PGS02 | PGS01 | PGS00 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 PGS07~PGS06: PG3 pin-shared function selection 00: PG3 01: PG3 10: PG3 11: COM3 Bit 5~4 PGS05~PGS04: PG2 pin-shared function selection 00: PG2 01: PG2 10: PG2 11: COM2 Bit 3~2 **PGS03~PGS02**: PG1 pin-shared function selection 00: PG1 01: PG1 10: PG1 11: COM1 Bit 1~0 PGS01~PGS00: PG0 pin-shared function selection 00: PG0 01: PG0 10: PG0 11: COM0 ## • PGS1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PGS17 | PGS16 | PGS15 | PGS14 | PGS13 | PGS12 | PGS11 | PGS10 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 PGS17~PGS16: PG7 pin-shared function selection 00: PG7 01: PG7 10: COM7 11: SEG3 Bit 5~4 PGS15~PGS14: PG6 pin-shared function selection 00: PG6 01: PG6 10: COM6 11: SEG2 Bit 3~2 PGS13~PGS12: PG5 pin-shared function selection 00: PG5 01: PG5 10: COM5 11: SEG1 Bit 1~0 PGS11~PGS10: PG4 pin-shared function selection 00: PG4 01: PG4 10: COM4 11: SEG0 ## • IFS0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---------|---------|---------|---------|---------|---------|---------| | Name | _ | PTCK3PS | PTCK2PS | PTCK1PS | PTCK0PS | STCK2PS | STCK1PS | STCK0PS | | R/W | _ | R/W | POR | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 Unimplemented, read as "0" Bit 6 **PTCK3PS**: PTCK3 input source pin selection 0: Reserved, cannot be used 1: PB1 Bit 5 **PTCK2PS**: PTCK2 input source pin selection 0: Reserved, cannot be used 1: PB2 Bit 4 **PTCK1PS**: PTCK1 input source pin selection 0: PC5 1: Reserved, cannot be used Bit 3 **PTCK0PS**: PTCK0 input source pin selection 0: PC3 1: PF4 Bit 2 STCK2PS: STCK2 input source pin selection 0: PF6 1: PB0 Bit 1 STCK1PS: STCK1 input source pin selection 0: PD1 1: PB7 Bit 0 STCK0PS: STCK0 input source pin selection 0: PC7 1: PE0 ### • IFS2 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|--------|----------|----------|--------|--------|--------|--------| | Name | _ | SCSBPS | SDISDAPS | SCKSCLPS | INT3PS | INT2PS | INT1PS | INT0PS | | R/W | _ | R/W | POR | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 Unimplemented, read as "0" Bit 6 SCSBPS: SCS input source pin selection 0: PA1 1: Reserved, cannot be used Bit 5 SDISDAPS: SDI/SDA input source pin selection 0: PA4 1: PF2 Bit 4 SCKSCLPS: SCK/SCL input source pin selection 0: PA5 1: Reserved, cannot be used Bit 3 **INT3PS**: INT3 input source pin selection 0: PA5 1: PC7 Bit 2 INT2PS: INT2 input source pin selection 0: PA4 1: PD0 Bit 1 INT1PS: INT1 input source pin selection 0: PA3 1: PA7 Bit 0 **INTOPS**: INTO input source pin selection 0: PA1 1: PA6 # • IFS3 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|---------|---------|---------|-----|-----|-----|-----| | Name | PTCK7PS | PTCK6PS | PTCK5PS | PTCK4PS | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 **PTCK7PS**: PTCK7 input source pin selection 0: Reserved, cannot be used 1: PC4 Bit 6 **PTCK6PS**: PTCK6 input source pin selection 0: PF2 1: PC2 Bit 5 **PTCK5PS**: These bits should be kept unchanged after power on Bit 4 **PTCK4PS**: These bits should be kept unchanged after power on Bit 3~0 **D3~D0**: Reserved, must be fixed at "0000" ### • IFS4 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|-------|-------| | Name | _ | _ | _ | _ | _ | _ | RX1PS | RX0PS | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" Bit 1 **RX1PS**: RX1/TX1 input source pin selection 0: PD1 1: PF6 Bit 0 **RX0PS**: RX0/TX0 input source pin selection 0: PA6 1: Reserved, cannot be used ### I/O Pin Structures The accompanying diagram illustrates the internal structures of the I/O logic function. As the exact logical construction of the I/O pin will differ from this drawing, it is supplied as a guide only to assist with the functional understanding of the logic function I/O pins. The wide range of pin-shared structures does not permit all types to be shown. Logic Function Input/Output Structure Rev. 1.50 110 August 15, 2024 #### **READ PORT Function** The READ PORT function is used to manage the reading of the output data from the data latch or I/O pin, which is specially designed for the IEC 60730 self-diagnostic test on the I/O function and A/D paths. There is a register, IECC, which is used to control the READ PORT function. If the READ PORT function is disabled, the pin function will operate as the selected pin-shared function. When a specific data pattern, "11001010", is written into the IECC register, the internal signal named IECM will be set high to enable the READ PORT function. If the READ PORT function is enabled, the value on the corresponding pins will be passed to the accumulator ACC when the read port instruction "mov acc, Px" is executed where the "x" stands for the corresponding I/O port name. Note that the READ PORT mode can only control the input path and will not affect the pin-shared function assignment and the current MCU operation. However, when the IECC register content is set to any other values rather than "11001010", the IECM internal signal will be cleared to 0 to disable the READ PORT function, and the reading path will be from the data latch. If the READ PORT function is disabled, the pin function will operate as the selected pin-shared function. ### IECC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | IECS7 | IECS6 | IECS5 | IECS4 | IECS3 | IECS2 | IECS1 | IECS0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 IECS7~IECS0: READ PORT function enable control bit 7 ~ bit 0 11001010: IECM=1 – READ PORT function is enabled Others: IECM=0 – READ PORT function is disabled | READ PORT Function | Disa | bled | Enabled | | | |-----------------------------------------------|------------|------------|-----------|-------|--| | Port Control Register Bit – PxC.n | 1 | 0 | 1 | 0 | | | I/O Function | Pin value | | | | | | Digital Input Function | Pili value | | Pin value | | | | Digital Output Function (except SIM and UART) | 0 | Data latch | | | | | SIM: SCK/SCL, SDI/SDA<br>UART: RXn/TXn | Pin value | value | FIIIX | /aiue | | | Analog Function | 0 | | | | | | RES | 0 | | | | | Note: The value on the above table is the content of the ACC register after "mov a, Px" instruction is executed where "x" means the relevant port name. The additional function of the READ PORT mode is to check the A/D path. When the READ PORT function is disabled, the A/D path from the external pin to the internal analog input will be switched off if the A/D input pin function is not selected by the corresponding selection bits. For the MCU with A/D converter channels, such as A/D AN15~AN0, the desired A/D channel can be switched on by properly configuring the external analog input channel selection bits in the A/D Control Register together with the corresponding analog input pin function is selected. However, the additional function of the READ PORT mode is to force the A/D path to be switched on. For example, when the AN0 is selected as the analog input channel as the READ PORT function is enabled, the AN0 analog input path will be switched on even if the AN0 analog input pin function is not selected. In this way, the AN0 analog input path can be examined by internally connecting the digital output on this shared pin with the AN0 analog input pin switch and then converting the corresponding digital data without any external analog input voltage connected. Rev. 1.50 111 August 15, 2024 A/D Channel Input Path Internally Connection # **Programming Considerations** Within the user program, one of the things first to consider is port initialisation. After a reset, all of the I/O data and port control registers will be set to high. This means that all I/O pins will be defaulted to an input state, the level of which depends on the other connected circuitry and whether pull-high selections have been chosen. If the port control registers are then programmed to setup some pins as outputs, these output pins will have an initial high output value unless the associated port data registers are first programmed. Selecting which pins are inputs and which are outputs can be achieved byte-wide by loading the correct values into the appropriate port control register or by programming individual bits in the port control register using the "SET [m].i" and "CLR [m].i" instructions. Note that when using these bit control instructions, a read-modify-write operation takes place. The microcontroller must first read in the data on the entire port, modify it to the required new bit values and then rewrite this data back to the output ports. Port A has the additional capability of providing wake-up functions. When the device is in the SLEEP or IDLE Mode, various methods are available to wake the device up. One of these is a high to low transition of any of the Port A pins. Single or multiple pins on Port A can be setup to have this function. Rev. 1.50 112 August 15, 2024 # **Timer Modules - TM** One of the most fundamental functions in any microcontroller device is the ability to control and measure time. To implement time related functions the device includes several Timer Modules, generally abbreviated to the name TM. The TMs are multi-purpose timing units and serve to provide operations such as Timer/Counter, Compare Match Output and Single Pulse Output as well as being the functional unit for the generation of PWM signals. Each of the TMs has two interrupts. The addition of input and output pins for each TM ensures that users are provided with timing units with a wide and flexible range of features. The common features of the different TM types are described here with more detailed information provided in the individual Standard and Periodic TM sections. #### Introduction The device contains several TMs and each individual TM can be categorised as a certain type, namely Standard Type TM or Periodic Type TM. Although similar in nature, the different TM types vary in their feature complexity. The common features to all of the Standard and Periodic TMs will be described in this section and the detailed operation regarding each of the TM types will be described in separate sections. The main features and differences between the two types of TMs are summarised in the accompanying table. | TM Function | STM | PTM | |------------------------------|----------------|----------------| | Timer/Counter | √ | √ | | Compare Match Output | √ | √ | | PWM Output | √ | √ | | Single Pulse Output | √ | √ | | PWM Alignment | Edge | Edge | | PWM Adjustment Period & Duty | Duty or Period | Duty or Period | **TM Function Summary** # **TM Operation** The different types of TM offer a diverse range of functions, from simple timing operations to PWM signal generation. The key to understanding how the TM operates is to see it in terms of a free running count-up counter whose value is then compared with the value of pre-programmed internal comparators. When the free running count-up counter has the same value as the pre-programmed comparator, known as a compare match situation, a TM interrupt signal will be generated which can clear the counter and perhaps also change the condition of the TM output pin. The internal TM counter is driven by a user selectable clock source, which can be an internal clock or an external pin. ## TM Clock Source The clock source which drives the main counter in each TM can originate from various sources. The selection of the required clock source is implemented using the $xTnCK2\sim xTnCK0$ bits in the xTMn control registers, where "x" stands for S or P type TM and "n" stands for the specific TM serial number. The clock source can be a ratio of the system clock, $f_{SYS}$ , or the internal high clock, $f_{H}$ , the $f_{SUB}$ clock source or the external xTCKn pin. The xTCKn pin clock source is used to allow an external signal to drive the TM as an external clock source for event counting. #### TM Interrupts The Standard or Periodic type TM has two internal interrupt, one for each of the internal comparator A or comparator P, which generate a TM interrupt when a compare match condition occurs. When a Rev. 1.50 113 August 15, 2024 TM interrupt is generated, it can be used to clear the counter and also to change the state of the TM output pin. ### **TM External Pins** Each of the TMs, irrespective of what type, has one TM input pin, with the label xTCKn, except that the PTM4 and PTM5 have no external clock input pin. The xTMn input pin, xTCKn, is essentially a clock source for the xTMn and is selected using the xTnCK2~xTnCK0 bits in the xTMnC0 register. This external TM input pin allows an external clock source to drive the internal TM. The xTCKn input pin can be chosen to have either a rising or falling active edge. The xTCKn pins are also used as the external trigger input pin in single pulse output mode for the xTMn. The TMs each have one output pin, xTPn. When the TM is in the Compare Match Output Mode, these pins can be controlled by the TM to switch to a high or low level or to toggle when a compare match situation occurs. The external xTPn output pin is also the pin where the TM generates the PWM output waveform. As the TM input and output pins are pin-shared with other functions, the TM input and output functions must first be setup using relevant pin-shared function selection register. The details of the pin-shared function selection are described in the pin-shared function section. | STM | | PTM | | | | |-------------------------|--------------------|------------------------------------------------|------------------------------------------------------|--|--| | Input | Output | Input | Output | | | | STCK0, STCK1,<br>STCK2, | STP0, STP1<br>STP2 | PTCK0, PTCK1,<br>PTCK2, PTCK3,<br>PTCK6, PTCK7 | PTP0, PTP1<br>PTP2, PTP3<br>PTP4, PTP5<br>PTP6, PTP7 | | | **TM External Pins** STM Function Pin Block Diagram (n=0~2) Note: PTCKn is unavailable for the PTM4 and PTM5. PTM Function Pin Block Diagram (n=0~7) Rev. 1.50 114 August 15, 2024 # **Programming Considerations** The TM Counter Registers and the Compare CCRA and CCRP registers, all have a low and high byte structure. The high bytes can be directly accessed, but as the low bytes can only be accessed via an internal 8-bit buffer, reading or writing to these register pairs must be carried out in a specific way. The important point to note is that data transfer to and from the 8-bit buffer and its related low byte only takes place when a write or read operation to its corresponding high byte is executed. As the CCRA and CCRP registers are implemented in the way shown in the following diagram and accessing these register pairs is carried out in a specific way as described above, it is recommended to use the "MOV" instruction to access the CCRA and CCRP low byte registers, named xTMnAL and PTMnRPL, using the following access procedures. Accessing the CCRA or CCRP low byte registers without following these access procedures will result in unpredictable values. The following steps show the read and write procedures: - · Writing Data to CCRA or CCRP - Step 1. Write data to Low Byte xTMnAL or PTMnRPL - Note that here data is only written to the 8-bit buffer. - Step 2. Write data to High Byte xTMnAH or PTMnRPH - Here data is written directly to the high byte registers and simultaneously data is latched from the 8-bit buffer to the Low Byte registers. - Reading Data from the Counter Registers and CCRA or CCRP - Step 1. Read data from the High Byte xTMnDH, xTMnAH or PTMnRPH - Here data is read directly from the High Byte registers and simultaneously data is latched from the Low Byte register into the 8-bit buffer. - Step 2. Read data from the Low Byte xTMnDL, xTMnAL or PTMnRPL - This step reads data from the 8-bit buffer. Rev. 1.50 115 August 15, 2024 # Standard Type TM - STM The Standard Type TM contains four operating modes, which are Compare Match Output, Timer/Event Counter, Single Pulse Output and PWM Output modes. The Standard TM can also be controlled with one external input pin and can drive one external output pin. Note: The STMn external pins are pin-shared with other functions, so before using the STMn function the pin-shared function registers must be set properly to enable the STMn pin function. The STCKn and STPnI pins, if used, must also be set as an input by setting the corresponding bits in the port control register. #### Standard Type TM Block Diagram (n=0~2) ### **Standard TM Operation** The size of Standard TM is 16-bit wide and its core is a 16-bit count-up counter which is driven by a user selectable internal or external clock source. There are also two internal comparators with the names, Comparator A and Comparator P. These comparators will compare the value in the counter with CCRP and CCRA registers. The CCRP comparator is 8-bit wide whose value is compared with the highest 8 bits in the counter while the CCRA is the sixteen bits and therefore compares all counter bits. The only way of changing the value of the 16-bit counter using the application program, is to clear the counter by changing the STnON bit from low to high. The counter will also be cleared automatically by a counter overflow or a compare match with one of its associated comparators. When these conditions occur, a STMn interrupt signal will also usually be generated. The Standard Type TM can operate in a number of different operational modes, can be driven by different clock sources including an input pin and can also control an output pin. All operating setup conditions are selected using relevant internal registers. ### **Standard Type TM Register Description** Overall operation of the Standard TM is controlled using a series of registers. A read only register pair exists to store the internal counter 16-bit value, while a read/write register pair exists to store the internal 16-bit CCRA value. The STMnRP register is used to store the 8-bit CCRP value. The remaining two registers are control registers which setup the different operating and control modes. Rev. 1.50 116 August 15, 2024 | Register | | Bit | | | | | | | | | | | | |----------|--------|--------|--------|--------|--------|--------|--------|---------|--|--|--|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | STMnC0 | STnPAU | STnCK2 | STnCK1 | STnCK0 | STnON | _ | _ | _ | | | | | | | STMnC1 | STnM1 | STnM0 | STnIO1 | STnIO0 | STnOC | STnPOL | STnDPX | STnCCLR | | | | | | | STMnDL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | STMnDH | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | | | | | STMnAL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | STMnAH | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | | | | | STMnRP | STnRP7 | STnRP6 | STnRP5 | STnRP4 | STnRP3 | STnRP2 | STnRP1 | STnRP0 | | | | | | 16-bit Standard TM Register List (n=0~2) ### STMnC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|-------|---|---|---| | Name | STnPAU | STnCK2 | STnCK1 | STnCK0 | STnON | _ | _ | _ | | R/W | R/W | R/W | R/W | R/W | R/W | _ | _ | _ | | POR | 0 | 0 | 0 | 0 | 0 | _ | _ | _ | Bit 7 STnPAU: STMn Counter Pause control 0: Run 1: Pause The counter can be paused by setting this bit high. Clearing the bit to zero restores normal counter operation. When in a Pause condition the STMn will remain powered up and continue to consume power. The counter will retain its residual value when this bit changes from low to high and resume counting from this value when the bit changes to a low value again. Bit 6~4 STnCK2~STnCK0: Select STMn Counter clock 000: f<sub>SYS</sub>/4 001: f<sub>SYS</sub> 010: f<sub>H</sub>/16 011: f<sub>H</sub>/64 100: f<sub>SUB</sub> 101: f<sub>SUB</sub> 110: STCKn rising edge clock111: STCKn falling edge clock These three bits are used to select the clock source for the STMn. The external pin clock source can be chosen to be active on the rising or falling edge. The clock source $f_{SYS}$ is the system clock, while $f_H$ and $f_{SUB}$ are other internal clocks, the details of which can be found in the oscillator section. Bit 3 STnON: STMn Counter On/Off control 0: Off 1: On This bit controls the overall on/off function of the STMn. Setting the bit high enables the counter to run while clearing the bit disables the STMn. Clearing this bit to zero will stop the counter from counting and turn off the STMn which will reduce its power consumption. When the bit changes state from low to high the internal counter value will be reset to zero, however when the bit changes from high to low, the internal counter will retain its residual value until the bit returns high again. If the STMn is in the Compare Match Output Mode, PWM Output Mode or Single Pulse Output Mode then the STMn output pin will be reset to its initial condition, as specified by the STnOC bit, when the STnON bit changes from low to high. Bit 2~0 Unimplemented, read as "0" ### STMnC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|--------|--------|-------|--------|--------|---------| | Name | STnM1 | STnM0 | STnIO1 | STnIO0 | STnOC | STnPOL | STnDPX | STnCCLR | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 **STnM1~STnM0**: Select STMn Operating Mode 00: Compare Match Output Mode 01: Undefined 10: PWM Output Mode or Single Pulse Output Mode 11: Timer/Counter Mode These bits setup the required operating mode for the STMn. To ensure reliable operation the STMn should be switched off before any changes are made to the STnM1 and STnM0 bits. In the Timer/Counter Mode, the STMn output pin state is undefined. #### Bit 5~4 **STnIO1~STnIO0**: Select STMn external pin function Compare Match Output Mode 00: No change 01: Output low 10: Output high 11: Toggle output PWM Output Mode/Single Pulse Output Mode 00: PWM output inactive state 01: PWM output active state 10: PWM output 11: Single Pulse Output Timer/Counter Mode Unused These two bits are used to determine how the STMn external pin changes state when a certain condition is reached. The function that these bits select depends upon in which mode the STMn is running. In the Compare Match Output Mode, the STnIO1 and STnIO0 bits determine how the STMn output pin changes state when a compare match occurs from the Comparator A. The TM output pin can be setup to switch high, switch low or to toggle its present state when a compare match occurs from the Comparator A. When the bits are both zero, then no change will take place on the output. The initial value of the STMn output pin should be setup using the STnOC bit in the STMnC1 register. Note that the output level requested by the STnIO1 and STnIO0 bits must be different from the initial value setup using the STnOC bit otherwise no change will occur on the STMn output pin when a compare match occurs. After the STMn output pin changes state, it can be reset to its initial level by changing the level of the STnON bit from low to high. In the PWM Output Mode, the STnIO1 and STnIO0 bits determine how the STMn output pin changes state when a certain compare match condition occurs. The PWM output function is modified by changing these two bits. It is necessary to only change the values of the STnIO1 and STnIO0 bits only after the STMn has been switched off. Unpredictable PWM outputs will occur if the STnIO1 and STnIO0 bits are changed when the STMn is running. ### Bit 3 STnOC: STMn STPn Output control Compare Match Output Mode 0: Initial low 1: Initial high PWM Output Mode/Single Pulse Output Mode 0: Active low 1: Active high This is the output control bit for the STMn output pin. Its operation depends upon whether STMn is being used in the Compare Match Output Mode or in the PWM Output Rev. 1.50 118 August 15, 2024 Mode/Single Pulse Output Mode. It has no effect if the STMn is in the Timer/Counter Mode. In the Compare Match Output Mode it determines the logic level of the STMn output pin before a compare match occurs. In the PWM Output Mode it determines if the PWM signal is active high or active low. In the Single Pulse Output Mode it determines the logic level of the STMn output pin when the STnON bit changes from low to high. Bit 2 STnPOL: STMn STPn Output polarity control 0: Non-inverted 1: Inverted This bit controls the polarity of the STPn output pin. When the bit is set high the STMn output pin will be inverted and not inverted when the bit is zero. It has no effect if the STMn is in the Timer/Counter Mode. Bit 1 STnDPX: STMn PWM duty/period control 0: CCRP – period; CCRA – duty 1: CCRP – duty; CCRA – period This bit determines which of the CCRA and CCRP registers are used for period and duty control of the PWM waveform. Bit 0 STnCCLR: STMn Counter Clear condition selection 0: Comparator P match 1: Comparator A match This bit is used to select the method which clears the counter. Remember that the Standard TM contains two comparators, Comparator A and Comparator P, either of which can be selected to clear the internal counter. With the STnCCLR bit set high, the counter will be cleared when a compare match occurs from the Comparator A. When the bit is low, the counter will be cleared when a compare match occurs from the Comparator P or with a counter overflow. A counter overflow clearing method can only be implemented if the CCRP bits are all cleared to zero. The STnCCLR bit is not used in the PWM Output or Single Pulse Output Mode. #### STMnDL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | R | R | R | R | R | R | R | R | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7\sim 0$ **D7\simD0**: STMn Counter Low Byte Register bit $7\sim$ bit 0 STMn 16-bit Counter bit $7\sim$ bit 0 #### • STMnDH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|----|----| | Name | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | R/W | R | R | R | R | R | R | R | R | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D15~D8**: STMn Counter High Byte Register bit 7 ~ bit 0 STMn 16-bit Counter bit 15 ~ bit 8 ### STMnAL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: STMn CCRA Low Byte Register bit 7 ~ bit 0 STMn 16-bit CCRA bit 7 ~ bit 0 ### STMnAH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D15~D8**: STMn CCRA High Byte Register bit $7 \sim$ bit 0 STMn 16-bit CCRA bit $15 \sim$ bit 8 ### STMnRP Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|--------|--------|--------|--------| | Name | STnRP7 | STnRP6 | STnRP5 | STnRP4 | STnRP3 | STnRP2 | STnRP1 | STnRP0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **STnRP7~STnRP0**: STMn CCRP 8-bit register, compared with the STMn counter bit 15 ~ bit 8 Comparator P match period = 0: 65536 STMn clocks 1~255: (1~255)×256 STMn clocks These eight bits are used to setup the value on the internal CCRP 8-bit register, which are then compared with the internal counter's highest eight bits. The result of this comparison can be selected to clear the internal counter if the STnCCLR bit is set to zero. Setting the STnCCLR bit to zero ensures that a compare match with the CCRP values will reset the internal counter. As the CCRP bits are only compared with the highest eight counter bits, the compare values exist in 256 clock cycle multiples. Clearing all eight bits to zero is in effect allowing the counter to overflow at its maximum value. ### Standard Type TM Operation Modes The Standard Type TM can operate in one of four operating modes, Compare Match Output Mode, PWM Output Mode, Single Pulse Output Mode or Timer/Counter Mode. The operating mode is selected using the STnM1 and STnM0 bits in the STMnC1 register. ### **Compare Match Output Mode** To select this mode, bits STnM1 and STnM0 in the STMnC1 register, should be set to 00 respectively. In this mode once the counter is enabled and running it can be cleared by three methods. These are a counter overflow, a compare match from Comparator A and a compare match from Comparator P. When the STnCCLR bit is low, there are two ways in which the counter can be cleared. One is when a compare match from Comparator P, the other is when the CCRP bits are all zero which allows the counter to overflow. Here both STMnAF and STMnPF interrupt request flags for Comparator A and Comparator P respectively, will both be generated. If the STnCCLR bit in the STMnC1 register is high then the counter will be cleared when a compare match occurs from Comparator A. However, here only the STMnAF interrupt request flag will be generated even if the value of the CCRP bits is less than that of the CCRA registers. Therefore when STnCCLR is high no STMnPF interrupt request flag will be generated. In the Compare Match Output Mode, the CCRA can not be set to "0". If the CCRA bits are all zero, the counter will overflow when it reaches its maximum 16-bit, FFFF Hex, value, however here the STMnAF interrupt request flag will not be generated. As the name of the mode suggests, after a comparison is made, the STMn output pin, will change state. The STMn output pin condition however only changes state when an STMnAF interrupt Rev. 1.50 120 August 15, 2024 request flag is generated after a compare match occurs from Comparator A. The STMnPF interrupt request flag, generated from a compare match occurs from Comparator P, will have no effect on the STMn output pin. The way in which the STMn output pin changes state are determined by the condition of the STnIO1 and STnIO0 bits in the STMnC1 register. The STMn output pin can be selected using the STnIO1 and STnIO0 bits to go high, to go low or to toggle from its present condition when a compare match occurs from Comparator A. The initial condition of the STMn output pin, which is setup after the STnON bit changes from low to high, is setup using the STnOC bit. Note that if the STnIO1 and STnIO0 bits are zero then no pin change will take place. Compare Match Output Mode - STnCCLR=0 Note: 1. With STnCCLR=0 a Comparator P match will clear the counter - 2. The STMn output pin is controlled only by the STMnAF flag - 3. The output pin is reset to its initial state by an STnON bit rising edge - 4. n=0~2 Compare Match Output Mode - STnCCLR=1 Note: 1. With STnCCLR=1 a Comparator A match will clear the counter - 2. The STMn output pin is controlled only by the STMnAF flag - 3. The output pin is reset to its initial state by an STnON bit rising edge - 4. A STMnPF flag is not generated when STnCCLR=1 - 5. n=0~2 Rev. 1.50 122 August 15, 2024 #### **Timer/Counter Mode** To select this mode, bits STnM1 and STnM0 in the STMnC1 register should be set to 11 respectively. The Timer/Counter Mode operates in an identical way to the Compare Match Output Mode generating the same interrupt flags. The exception is that in the Timer/Counter Mode the STMn output pin is not used. Therefore the above description and Timing Diagrams for the Compare Match Output Mode can be used to understand its function. As the STMn output pin is not used in this mode, the pin can be used as a normal I/O pin or other pin-shared function. #### **PWM Output Mode** To select this mode, bits STnM1 and STnM0 in the STMnC1 register should be set to 10 respectively. The PWM function within the STMn is useful for applications which require functions such as motor control, heating control, illumination control etc. By providing a signal of fixed frequency but of varying duty cycle on the STMn output pin, a square wave AC waveform can be generated with varying equivalent DC RMS values. As both the period and duty cycle of the PWM waveform can be controlled, the choice of generated waveform is extremely flexible. In the PWM Output mode, the STnCCLR bit has no effect as the PWM period. Both of the CCRA and CCRP registers are used to generate the PWM waveform, one register is used to clear the internal counter and thus control the PWM waveform frequency, while the other one is used to control the duty cycle. Which register is used to control either frequency or duty cycle is determined using the STnDPX bit in the STMnC1 register. The PWM waveform frequency and duty cycle can therefore be controlled by the values in the CCRA and CCRP registers. An interrupt flag, one for each of the CCRA and CCRP, will be generated when a compare match occurs from either Comparator A or Comparator P. The STnOC bit in the STMnC1 register is used to select the required polarity of the PWM waveform while the two STnIO1 and STnIO0 bits are used to enable the PWM output or to force the STMn output pin to a fixed high or low level. The STnPOL bit is used to reverse the polarity of the PWM output waveform. ## • 16-bit STMn, PWM Output Mode, Edge-aligned Mode, STnDPX=0 | CCRP | 1~255 | 0 | | | | | |--------|------------|-------|--|--|--|--| | Period | CCRP × 256 | 65536 | | | | | | Duty | CCRA | | | | | | If f<sub>SYS</sub>=16MHz, STMn clock source is f<sub>SYS</sub>/4, CCRP=2 and CCRA=128, The STMn PWM output frequency= $(f_{SYS}/4)/(2\times256)=f_{SYS}/2048=8kHz$ , duty= $128/(2\times256)=25\%$ . If the Duty value defined by the CCRA register is equal to or greater than the Period value, then the PWM output duty is 100%. ### • 16-bit STMn, PWM Output Mode, Edge-aligned Mode, STnDPX=1 | CCRP | 1~255 | 0 | | | |--------|------------|-------|--|--| | Period | CCRA | | | | | Duty | CCRP × 256 | 65536 | | | The PWM output period is determined by the CCRA register value together with the TM clock while the PWM duty cycle is defined by the CCRP register value except when the CCRP value is equal to 0. Rev. 1.50 123 August 15, 2024 PWM Output Mode - STnDPX=0 - Note: 1. Here STnDPX=0 Counter cleared by CCRP - 2. A counter clear sets the PWM Period - 3. The internal PWM function continues running even when STnIO [1:0]=00 or 01 - 4. The STnCCLR bit has no influence on PWM operation - 5. n=0~2 Rev. 1.50 124 August 15, 2024 Note: 1. Here STnDPX=1 - Counter cleared by CCRA - 2. A counter clear sets the PWM Period - 3. The internal PWM function continues even when STnIO [1:0]=00 or 01 - 4. The STnCCLR bit has no influence on PWM operation - 5. n=0~2 ### Single Pulse Output Mode To select this mode, bits STnM1 and STnM0 in the STMnC1 register should be set to 10 respectively and also the STnIO1 and STnIO0 bits should be set to 11 respectively. The Single Pulse Output Mode, as the name suggests, will generate a single shot pulse on the STMn output pin. The trigger for the pulse output leading edge is a low to high transition of the STnON bit, which can be implemented using the application program. However in the Single Pulse Output Mode, the STnON bit can also be made to automatically change from low to high using the external STCKn pin, which will in turn initiate the Single Pulse output. When the STnON bit transitions to a high level, the counter will start running and the pulse leading edge will be generated. The STnON bit should remain high when the pulse is in its active state. The generated pulse trailing edge will be generated when the STnON bit is cleared to zero, which can be implemented using the application program or when a compare match occurs from Comparator A. However a compare match from Comparator A will also automatically clear the STnON bit and thus generate the Single Pulse output trailing edge. In this way the CCRA value can be used to control the pulse width. A compare match from Comparator A will also generate an STMn interrupt. The counter can only be reset back to zero when the STnON bit changes from low to high when the counter restarts. In the Single Pulse Output Mode CCRP is not used. The STnCCLR and STnDPX bits are not used in this Mode. Single Pulse Generation Rev. 1.50 126 August 15, 2024 Single Pulse Output Mode Note: 1. Counter stopped by CCRA - 2. CCRP is not used - 3. The pulse triggered by the STCKn pin or by setting the STnON bit high - 4. A STCKn pin active edge will automatically set the STnON bit high - 5. In the Single Pulse Output Mode, STnIO [1:0] must be set to "11" and can not be changed - 6. n=0~2 # Periodic Type TM - PTM The Periodic Type TM contains four operating modes, which are Compare Match Output, Timer/Event Counter, Single Pulse Output and PWM Output modes. The Periodic TM can also be controlled with one external input pins and can drive one external output pin. Note: 1. The PTMn external pins are pin-shared with other functions, so before using the PTMn function the pinshared function registers must be set properly to enable the PTMn pin function. The PTCKn and PTPnI pins, if used, must also be set as an input by setting the corresponding bits in the port control register. 2. PTCKn is unavailable for the PTM4 and PTM5. #### 10-bit Periodic Type TM Block Diagram (n=0, 1, 4, 5, 6 or 7) Note: The PTMn external pins are pin-shared with other functions, so before using the PTMn function the pin-shared function registers must be set properly to enable the PTMn pin function. The PTCKn and PTPnI pins, if used, must also be set as an input by setting the corresponding bits in the port control register. # 16-bit Periodic Type TM Block Diagram (n=2~3) ### **Periodic TM Operation** The size of Periodic Type TM is 10/16-bit wide and its core is a 10/16-bit count-up counter which is driven by a user selectable internal or external clock source. There are also two internal comparators with the names, Comparator A and Comparator P. These comparators will compare the value in the counter with CCRP and CCRA registers. The CCRP and CCRA comparators are 10/16-bit wide whose value is respectively compared with all counter bits. Rev. 1.50 128 August 15, 2024 The only way of changing the value of the 10/16-bit counter using the application program is to clear the counter by changing the PTnON bit from low to high. The counter will also be cleared automatically by a counter overflow or a compare match with one of its associated comparators. When these conditions occur, a PTMn interrupt signal will also usually be generated. The Periodic Type TM can operate in a number of different operational modes, can be driven by different clock sources including an input pin and can also control an output pin. All operating setup conditions are selected using relevant internal registers. ### **Periodic Type TM Register Description** Overall operation of the Periodic TM is controlled using a series of registers. A read only register pair exists to store the internal counter 10/16-bit value, while two read/write register pairs exist to store the internal 10/16-bit CCRA and CCRP value. The remaining two registers are control registers which setup the different operating and control modes. | Register | | Bit | | | | | | | | | | | |----------|--------|--------|--------|--------|--------|--------|--------|---------|--|--|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | PTMnC0 | PTnPAU | PTnCK2 | PTnCK1 | PTnCK0 | PTnON | _ | _ | _ | | | | | | PTMnC1 | PTnM1 | PTnM0 | PTnIO1 | PTnIO0 | PTnOC | PTnPOL | D1 | PTnCCLR | | | | | | PTMnDL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | PTMnDH | _ | _ | _ | _ | _ | _ | D9 | D8 | | | | | | PTMnAL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | PTMnAH | _ | _ | _ | _ | _ | _ | D9 | D8 | | | | | | PTMnRPL | PTnRP7 | PTnRP6 | PTnRP5 | PTnRP4 | PTnRP3 | PTnRP2 | PTnRP1 | PTnRP0 | | | | | | PTMnRPH | _ | _ | _ | _ | _ | _ | PTnRP9 | PTnRP8 | | | | | 10-bit Periodic TM Register List (n=0, 1, 4, 5, 6 or 7) | Register | | Bit | | | | | | | | | | |----------|---------|---------|---------|---------|---------|---------|--------|---------|--|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | PTMnC0 | PTnPAU | PTnCK2 | PTnCK1 | PTnCK0 | PTnON | _ | _ | _ | | | | | PTMnC1 | PTnM1 | PTnM0 | PTnIO1 | PTnIO0 | PTnOC | PTnPOL | D1 | PTnCCLR | | | | | PTMnDL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | PTMnDH | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | | | PTMnAL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | PTMnAH | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | | | PTMnRPL | PTnRP7 | PTnRP6 | PTnRP5 | PTnRP4 | PTnRP3 | PTnRP2 | PTnRP1 | PTnRP0 | | | | | PTMnRPH | PTnRP15 | PTnRP14 | PTnRP13 | PTnRP12 | PTnRP11 | PTnRP10 | PTnRP9 | PTnRP8 | | | | 16-bit Periodic TM Register List (n=2~3) #### PTMnC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|-------|---|---|---| | Name | PTnPAU | PTnCK2 | PTnCK1 | PTnCK0 | PTnON | _ | _ | _ | | R/W | R/W | R/W | R/W | R/W | R/W | _ | _ | _ | | POR | 0 | 0 | 0 | 0 | 0 | _ | _ | _ | Bit 7 **PTnPAU**: PTMn Counter Pause control 0: Run 1: Pause The counter can be paused by setting this bit high. Clearing the bit to zero restores normal counter operation. When in a Pause condition the PTMn will remain powered up and continue to consume power. The counter will retain its residual value when this bit changes from low to high and resume counting from this value when the bit changes to a low value again. Rev. 1.50 129 August 15, 2024 ### Bit 6~4 PTnCK2~PTnCK0: Select PTMn Counter clock 000: f<sub>SYS</sub>/4 001: f<sub>SYS</sub> 010: f<sub>H</sub>/16 011: f<sub>H</sub>/64 100: f<sub>SUB</sub> 101: f<sub>SUB</sub> 110: PTCKn rising edge clock (unavailable for PTM4 and PTM5) 111: PTCKn falling edge clock (unavailable for PTM4 and PTM5) These three bits are used to select the clock source for the PTMn. The external pin clock source can be chosen to be active on the rising or falling edge. The clock source $f_{SYS}$ is the system clock, while $f_H$ and $f_{SUB}$ are other internal clocks, the details of which can be found in the oscillator section. #### Bit 3 **PTnON**: PTMn Counter On/Off control 0: Off 1: On This bit controls the overall on/off function of the PTMn. Setting the bit high enables the counter to run while clearing the bit disables the PTMn. Clearing this bit to zero will stop the counter from counting and turn off the PTMn which will reduce its power consumption. When the bit changes state from low to high the internal counter value will be reset to zero, however when the bit changes from high to low, the internal counter will retain its residual value until the bit returns high again. If the PTMn is in the Compare Match Output Mode, PWM Output Mode or Single Pulse Output Mode then the PTMn output pin will be reset to its initial condition, as specified by the PTnOC bit, when the PTnON bit changes from low to high. ### Bit 2~0 Unimplemented, read as "0" ### PTMnC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|--------|--------|-------|--------|-----|---------| | Name | PTnM1 | PTnM0 | PTnIO1 | PTnIO0 | PTnOC | PTnPOL | D1 | PTnCCLR | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Bit 7~6 **PTnM1~PTnM0**: Select PTMn Operating Mode 00: Compare Match Output Mode 01: Undefined 10: PWM Output Mode or Single Pulse Output Mode 11: Timer/Counter Mode These bits setup the required operating mode for the PTMn. To ensure reliable operation the PTMn should be switched off before any changes are made to the PTnM1 and PTnM0 bits. In the Timer/Counter Mode, the PTMn output pin state is undefined. ### Bit 5~4 **PTnIO1~PTnIO0**: Select PTMn external pin function Compare Match Output Mode 00: No change01: Output low10: Output high 11: Toggle output PWM Output Mode/Single Pulse Output Mode 00: PWM output inactive state 01: PWM output active state 10: PWM output 11: Single Pulse Output Timer/Counter Mode Unused Rev. 1.50 130 August 15, 2024 These two bits are used to determine how the PTMn external pin changes state when a certain condition is reached. The function that these bits select depends upon in which mode the PTMn is running. In the Compare Match Output Mode, the PTnIO1 and PTnIO0 bits determine how the PTMn output pin changes state when a compare match occurs from the Comparator A. The PTMn output pin can be setup to switch high, switch low or to toggle its present state when a compare match occurs from the Comparator A. When the bits are both zero, then no change will take place on the output. The initial value of the PTMn output pin should be setup using the PTnOC bit in the PTMnC1 register. Note that the output level requested by the PTnIO1 and PTnIO0 bits must be different from the initial value setup using the PTnOC bit otherwise no change will occur on the PTMn output pin when a compare match occurs. After the PTMn output pin changes state, it can be reset to its initial level by changing the level of the PTnON bit from low to high. In the PWM Output Mode, the PTnIO1 and PTnIO0 bits determine how the TM output pin changes state when a certain compare match condition occurs. The PTMn output function is modified by changing these two bits. It is necessary to only change the values of the PTnIO1 and PTnIO0 bits only after the PTMn has been switched off. Unpredictable PWM outputs will occur if the PTnIO1 and PTnIO0 bits are changed when the PTMn is running. Bit 3 **PTnOC**: PTMn PTPn Output control Compare Match Output Mode 0: Initial low 1: Initial high PWM Output Mode/Single Pulse Output Mode 0: Active low 1: Active high This is the output control bit for the PTMn output pin. Its operation depends upon whether PTMn is being used in the Compare Match Output Mode or in the PWM Output Mode/Single Pulse Output Mode. It has no effect if the PTMn is in the Timer/Counter Mode. In the Compare Match Output Mode it determines the logic level of the PTMn output pin before a compare match occurs. In the PWM Output Mode it determines if the PWM signal is active high or active low. In the Single Pulse Output Mode it determines the logic level of the PTMn output pin when the PTnON bit changes from low to high. Bit 2 **PTnPOL**: PTMn PTPn Output polarity control 0: Non-inverted 1: Inverted This bit controls the polarity of the PTPn output pin. When the bit is set high the PTMn output pin will be inverted and not inverted when the bit is zero. It has no effect if the PTMn is in the Timer/Counter Mode. Bit 1 **D1**: Reserved, must be fixed at "0" Bit 0 PTnCCLR: PTMn Counter Clear condition selection 0: Comparator P match 1: Comparator A match This bit is used to select the method which clears the counter. Remember that the Periodic TM contains two comparators, Comparator A and Comparator P, either of which can be selected to clear the internal counter. With the PTnCCLR bit set high, the counter will be cleared when a compare match occurs from the Comparator A. When the bit is low, the counter will be cleared when a compare match occurs from the Comparator P or with a counter overflow. A counter overflow clearing method can only be implemented if the CCRP bits are all cleared to zero. The PTnCCLR bit is not used in the PWM Output or Single Pulse Output Mode. ### • PTMnDL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | R | R | R | R | R | R | R | R | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: PTMn Counter Low Byte Register bit $7 \sim$ bit 0 PTMn 10/16-bit Counter bit $7 \sim$ bit 0 # • PTMnDH Register (n=0, 1, 4, 5, 6 or 7) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|----|----| | Name | _ | _ | _ | _ | _ | _ | D9 | D8 | | R/W | _ | _ | _ | _ | _ | _ | R | R | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" PTMn 10-bit Counter bit 9 ~ bit 8 # • PTMnDH Register (n=2~3) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|----|----| | Name | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | R/W | R | R | R | R | R | R | R | R | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D15~D8**: PTMn Counter High Byte Register bit $7 \sim$ bit 0 PTMn 16-bit Counter bit $15 \sim$ bit 8 ### • PTMnAL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: PTMn CCRA Low Byte Register bit 7 ~ bit 0 PTMn 10/16-bit CCRA bit 7 ~ bit 0 # • PTMnAH Register (n=0, 1, 4, 5, 6 or 7) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|-----|-----| | Name | _ | _ | _ | _ | _ | _ | D9 | D8 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" Bit $1\sim 0$ **D9~D8**: PTMn CCRA High Byte Register bit $1\sim$ bit 0 PTMn 10-bit CCRA bit 9 ~ bit 8 Rev. 1.50 132 August 15, 2024 # • PTMnAH Register (n=2~3) | Bit | 7 | 6 | 5 | 5 4 3 2 1 | | 1 | 0 | | |------|-----|-----|-----|-----------|-----|-----|-----|-----| | Name | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D15~D8**: PTMn CCRA High Byte Register bit 7 ~ bit 0 PTMn 16-bit CCRA bit 15 ~ bit 8 # • PTMnRPL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|--------|--------|--------|--------| | Name | PTnRP7 | PTnRP6 | PTnRP5 | PTnRP4 | PTnRP3 | PTnRP2 | PTnRP1 | PTnRP0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **PTnRP7~PTnRP0**: PTMn CCRP Low Byte Register bit $7 \sim$ bit 0 PTMn 10/16-bit CCRP bit $7 \sim$ bit 0 # • PTMnRPH Register (n=0, 1, 4, 5, 6 or 7) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|--------|--------| | Name | _ | _ | _ | _ | _ | _ | PTnRP9 | PTnRP8 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" Bit $1\sim 0$ **PTnRP9~PTnRP8**: PTMn CCRP High Byte Register bit $1\sim$ bit 0 PTMn 10-bit CCRP bit $9\sim$ bit 8 # • PTMnRPH Register (n=2~3) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|---------|---------|---------|---------|---------|--------|--------| | Name | PTnRP15 | PTnRP14 | PTnRP13 | PTnRP12 | PTnRP11 | PTnRP10 | PTnRP9 | PTnRP8 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **PTnRP15~PTnRP8**: PTMn CCRP High Byte Register bit 7 ~ bit 0 PTMn 16-bit CCRP bit 15 ~ bit 8 ### **Periodic Type TM Operation Modes** The Periodic Type TM can operate in one of four operating modes, Compare Match Output Mode, PWM Output Mode, Single Pulse Output Mode or Timer/Counter Mode. The operating mode is selected using the PTnM1 and PTnM0 bits in the PTMnC1 register. ### **Compare Match Output Mode** To select this mode, bits PTnM1 and PTnM0 in the PTMnC1 register, should be set to 00 respectively. In this mode once the counter is enabled and running it can be cleared by three methods. These are a counter overflow, a compare match from Comparator A and a compare match from Comparator P. When the PTnCCLR bit is low, there are two ways in which the counter can be cleared. One is when a compare match from Comparator P, the other is when the CCRP bits are all zero which allows the counter to overflow. Here both PTMnAF and PTMnPF interrupt request flags for Comparator A and Comparator P respectively, will both be generated. If the PTnCCLR bit in the PTMnC1 register is high then the counter will be cleared when a compare match occurs from Comparator A. However, here only the PTMnAF interrupt request flag will be generated even if the value of the CCRP bits is less than that of the CCRA registers. Therefore when PTnCCLR is high no PTMnPF interrupt request flag will be generated. In the Compare Match Output Mode, the CCRA can not be set to "0". If the CCRA bits are all zero, the counter will overflow when it reaches its maximum 10-bit, 3FF Hex, or 16-bit, FFFF Hex, value, however here the PTMnAF interrupt request flag will not be generated. As the name of the mode suggests, after a comparison is made, the PTMn output pin will change state. The PTMn output pin condition however only changes state when a PTMnAF interrupt request flag is generated after a compare match occurs from Comparator A. The PTMnPF interrupt request flag, generated from a compare match occurs from Comparator P, will have no effect on the PTMn output pin. The way in which the PTMn output pin changes state are determined by the condition of the PTnIO1 and PTnIO0 bits in the PTMnC1 register. The PTMn output pin can be selected using the PTnIO1 and PTnIO0 bits to go high, to go low or to toggle from its present condition when a compare match occurs from Comparator A. The initial condition of the PTMn output pin, which is setup after the PTnON bit changes from low to high, is setup using the PTnOC bit. Note that if the PTnIO1 and PTnIO0 bits are zero then no pin change will take place. Rev. 1.50 134 August 15, 2024 Compare Match Output Mode - PTnCCLR=0 Note: 1. With PTnCCLR=0, a Comparator P match will clear the counter - 2. The PTMn output pin is controlled only by the PTMnAF flag - 3. The output pin is reset to its initial state by a PTnON bit rising edge - 4. The 10-bit PTM maximum counter value is 0x3FF while the 16-bit PTM maximum counter value is 0xFFFF - 5. n=0, 1, 4, 5, 6 or 7 for 10-bit PTM while n= $2 \sim 3$ for 16-bit PTM Rev. 1.50 135 August 15, 2024 Compare Match Output Mode - PTnCCLR=1 Note: 1. With PTnCCLR=1, a Comparator A match will clear the counter - 2. The PTMn output pin is controlled only by the PTMnAF flag - 3. The output pin is reset to its initial state by a PTnON bit rising edge - 4. A PTMnPF flag is not generated when PTnCCLR=1 - 5. The 10-bit PTM maximum counter value is 0x3FF while the 16-bit PTM maximum counter value is 0xFFFF - 6. n=0, 1, 4, 5, 6 or 7 for 10-bit PTM while n=2~3 for 16-bit PTM Rev. 1.50 136 August 15, 2024 #### **Timer/Counter Mode** To select this mode, bits PTnM1 and PTnM0 in the PTMnC1 register should be set to 11 respectively. The Timer/Counter Mode operates in an identical way to the Compare Match Output Mode generating the same interrupt flags. The exception is that in the Timer/Counter Mode the PTMn output pin is not used. Therefore the above description and Timing Diagrams for the Compare Match Output Mode can be used to understand its function. As the PTMn output pin is not used in this mode, the pin can be used as a normal I/O pin or other pin-shared function. #### **PWM Output Mode** To select this mode, bits PTnM1 and PTnM0 in the PTMnC1 register should be set to 10 respectively. The PWM function within the PTMn is useful for applications which require functions such as motor control, heating control, illumination control, etc. By providing a signal of fixed frequency but of varying duty cycle on the PTMn output pin, a square wave AC waveform can be generated with varying equivalent DC RMS values. As both the period and duty cycle of the PWM waveform can be controlled, the choice of generated waveform is extremely flexible. In the PWM Output mode, the PTnCCLR bit has no effect as the PWM period. Both of the CCRP and CCRA registers are used to generate the PWM waveform, one register is used to clear the internal counter and thus control the PWM waveform frequency, while the other one is used to control the duty cycle. The PWM waveform frequency and duty cycle can therefore be controlled by the values in the CCRA and CCRP registers. An interrupt flag, one for each of the CCRA and CCRP, will be generated when a compare match occurs from either Comparator A or Comparator P. The PTnOC bit in the PTMnC1 register is used to select the required polarity of the PWM waveform while the two PTnIO1 and PTnIO0 bits are used to enable the PWM output or to force the PTMn output pin to a fixed high or low level. The PTnPOL bit is used to reverse the polarity of the PWM output waveform. # • 10-bit PTMn, PWM Output Mode, Edge-aligned Mode (n=0, 1, 4, 5, 6 or 7) | CCRP | 1~1023 | 0 | |--------|--------|------| | Period | 1~1023 | 1024 | | Duty | CC | RA | ### • 16-bit PTMn, PWM Output Mode, Edge-aligned Mode (n=2~3) | CCRP | 1~65535 | 0 | |--------|---------|-------| | Period | 1~65535 | 65536 | | Duty | CC | RA | If f<sub>SYS</sub>=16MHz, PTMn clock source select f<sub>SYS</sub>/4, CCRP=512 and CCRA=128, The PTMn PWM output frequency= $(f_{SYS}/4)/512=f_{SYS}/2048=8$ kHz, duty=128/512=25%, If the Duty value defined by the CCRA register is equal to or greater than the Period value, then the PWM output duty is 100%. Rev. 1.50 137 August 15, 2024 Note: 1. The counter is cleared by CCRP - 2. A counter clear sets the PWM Period - 3. The internal PWM function continues running even when PTnIO [1:0]=00 or 01 - 4. The PTnCCLR bit has no influence on PWM operation - 5. n=0, 1, 4, 5, 6 or 7 for 10-bit PTM while n= $2\sim3$ for 16-bit PTM Rev. 1.50 138 August 15, 2024 ### **Single Pulse Output Mode** To select this mode, bits PTnM1 and PTnM0 in the PTMnC1 register should be set to 10 respectively and also the PTnIO1 and PTnIO0 bits should be set to 11 respectively. The Single Pulse Output Mode, as the name suggests, will generate a single shot pulse on the PTMn output pin. The trigger for the pulse output leading edge is a low to high transition of the PTnON bit, which can be implemented using the application program. However in the Single Pulse Output Mode, the PTnON bit can also be made to automatically change from low to high using the external PTCKn pin, which will in turn initiate the Single Pulse output. When the PTnON bit transitions to a high level, the counter will start running and the pulse leading edge will be generated. The PTnON bit should remain high when the pulse is in its active state. The generated pulse trailing edge will be generated when the PTnON bit is cleared to zero, which can be implemented using the application program or when a compare match occurs from Comparator A. However a compare match from Comparator A will also automatically clear the PTnON bit and thus generate the Single Pulse output trailing edge. In this way the CCRA value can be used to control the pulse width. A compare match from Comparator A will also generate a PTMn interrupt. The counter can only be reset back to zero when the PTnON bit changes from low to high when the counter restarts. In the Single Pulse Output Mode CCRP is not used. The PTnCCLR is not used in this Mode. Note: PTCKn is unavailable for the PTM4 and PTM5. Single Pulse Generation Rev. 1.50 139 August 15, 2024 Single Pulse Output Mode Note: 1. Counter stopped by CCRA - 2. CCRP is not used - 3. The pulse triggered by the PTCKn pin or by setting the PTnON bit high - 4. A PTCKn pin active edge will automatically set the PTnON bit high - 5. In the Single Pulse Output Mode, PTnIO [1:0] must be set to "11" and can not be changed - 6. n=0, 1, 4, 5, 6 or 7 for 10-bit PTM while n=2~3 for 16-bit PTM - 7. PTCKn is unavailable for the PTM4 and PTM5 Rev. 1.50 August 15, 2024 # 12-bit Analog to Digital Converter The need to interface to real world analog signals is a common requirement for many electronic systems. However, to properly process these signals by a microcontroller, they must first be converted into digital signals by A/D converters. By integrating the A/D conversion electronic circuitry into the microcontroller, the need for external components is reduced significantly with the corresponding follow-on benefits of lower costs and reduced component space requirements. #### A/D Converter Overview The device contains a multi-channel analog to digital converter which can directly interface to external analog signals, such as that from sensors or other control signals and convert these signals directly into a 12-bit digital value. It also can convert the internal signals, such as the internal reference voltage, into a 12-bit digital value. The external or internal analog signal to be converted is determined by the SAINS and SACS bit fields. Note that when the internal analog signal is selected to be converted using the SAINS field, the external channel analog input will automatically be switched off. More detailed information about the A/D input signal selection will be described in the "A/D Converter Input Signals" section. The accompanying block diagram shows the internal structure of the A/D converter with its associated registers and control bits. | <b>External Input Channels</b> | Internal Signal | A/D Signal Select | |--------------------------------|---------------------------------------------------------------------|------------------------------| | AN0~AN9, AN12~AN15 | $AV_{DD}$ , $AV_{DD}/2$ , $AV_{DD}/4$ , $V_R$ , $V_R/2$ , $V_R/4$ , | SAINS3~SAINS0<br>SACS3~SACS0 | A/D Converter Structure Rev. 1.50 141 August 15, 2024 # **Registers Descriptions** Overall operation of the A/D converter is controlled using six registers. A read only register pair exists to store the A/D Converter data 12-bit value. Three registers, SADC0, SADC1 and SADC2, are the control registers which setup the operating conditions and control function of the A/D converter. The VBGRC register contains the VBGREN bit to control the bandgap reference voltage. | Register | | | | I | Bit | | | | |--------------------|---------|--------|--------|--------|--------|--------|--------|--------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SADOL<br>(ADRFS=0) | D3 | D2 | D1 | D0 | _ | _ | _ | _ | | SADOL<br>(ADRFS=1) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | SADOH<br>(ADRFS=0) | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | | SADOH<br>(ADRFS=1) | _ | _ | _ | _ | D11 | D10 | D9 | D8 | | SADC0 | START | ADBZ | ADCEN | ADRFS | SACS3 | SACS2 | SACS1 | SACS0 | | SADC1 | SAINS3 | SAINS2 | SAINS1 | SAINS0 | _ | SACKS2 | SACKS1 | SACKS0 | | SADC2 | ADPGAEN | _ | _ | PGAIS | SAVRS1 | SAVRS0 | PGAGS1 | PGAGS0 | | VBGRC | _ | _ | _ | _ | _ | _ | _ | VBGREN | A/D Converter Register List #### A/D Converter Data Registers - SADOL, SADOH As the device contains an internal 12-bit A/D converter, it requires two data registers to store the converted value. These are a high byte register, known as SADOH, and a low byte register, known as SADOL. After the conversion process takes place, these registers can be directly read by the microcontroller to obtain the digitised conversion value. As only 12 bits of the 16-bit register space is utilised, the format in which the data is stored is controlled by the ADRFS bit in the SADC0 register as shown in the accompanying table. D0~D11 are the A/D conversion result data bits. Any unused bits will be read as zero. The A/D data registers contents will be unchanged if the A/D converter is disabled. | ADRFS | | SADOH | | | | | | | | | SADOL | | | | | | |-------|-----|-------|----|----|-----|-----|----|----|----|----|-------|----|----|----|----|----| | ADRES | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 0 | 0 | 0 | 0 | | 1 | 0 | 0 | 0 | 0 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | A/D Converter Data Registers ### A/D Converter Control Registers - SADC0, SADC1, SADC2 To control the function and operation of the A/D converter, three control registers known as SADC0, SADC1 and SADC2 are provided. These 8-bit registers define functions such as the selection of which analog signal is connected to the internal A/D converter, the digitised data format, the A/D clock source as well as controlling the start function and monitoring the A/D converter busy status. As the device contains only one actual analog to digital converter hardware circuit, each of the external and internal analog signals must be routed to the converter. The SAINS field in the SADC1 register and SACS field in the SADC0 register are used to determine which analog signal derived from the external or internal signals will be connected to the A/D converter. The A/D converter also contains a programmable gain amplifier, PGA, to generate the A/D converter internal reference voltage. The overall operation of the PGA is controlled using the SADC2 register. Rev. 1.50 142 August 15, 2024 The relevant pin-shared function selection bits determine which pins on I/O Ports are used as analog inputs for the A/D converter input and which pins are not. When the pin is selected to be an A/D input, its original function whether it is an I/O or other pin-shared function will be removed. In addition, any internal pull-high resistor connected to the pin will be automatically removed if the pin is selected to be an A/D converter input. ### SADC0 Register | Bit | 7 | 6 | 5 4 | | 3 | 2 | 1 | 0 | |------|-------|------|-------|-------|-------|-------|-------|-------| | Name | START | ADBZ | ADCEN | ADRFS | SACS3 | SACS2 | SACS1 | SACS0 | | R/W | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 START: Start the A/D Conversion $0 \rightarrow 1 \rightarrow 0$ : Start This bit is used to initiate an A/D conversion process. The bit is normally low but if set high and then cleared low again, the A/D converter will initiate a conversion process. Bit 6 ADBZ: A/D Converter busy flag 0: No A/D conversion is in progress 1: A/D conversion is in progress This read only flag is used to indicate whether the A/D conversion is in progress or not. When the START bit is set from low to high and then to low again, the ADBZ flag will be set to 1 to indicate that the A/D conversion is initiated. The ADBZ flag will be cleared to 0 after the A/D conversion is complete. Bit 5 ADCEN: A/D Converter function enable control 0: Disable 1: Enable This bit controls the A/D internal function. This bit should be set to one to enable the A/D converter. If the bit is set low, then the A/D converter will be switched off reducing the device power consumption. When the A/D converter function is disabled, the contents of the A/D data register pair known as SADOH and SADOL will be unchanged. Bit 4 ADRFS: A/D conversion data format select 0: A/D converter data format → SADOH=D [11:4]; SADOL=D [3:0] 1: A/D converter data format → SADOH=D [11:8]; SADOL=D [7:0] This bit controls the format of the 12-bit converted A/D value in the two A/D data registers. Details are provided in the A/D converter data register section. Bit 3~0 SACS3~SACS0: A/D converter external analog input channel select 0000: External AN0 input 0001: External AN1 input 0010: External AN2 input 0011: External AN3 input 0100: External AN4 input 0101: External AN5 input 0110: External AN6 input 0111: External AN7 input 1000: External AN8 input 1001: External AN9 input 1010: Reserved, cannot be used 1011: Reserved, cannot be used 1100: External AN12 input 1101: External AN13 input 1110: External AN14 input 1111: External AN15 input ### SADC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|---|--------|--------|--------| | Name | SAINS3 | SAINS2 | SAINS1 | SAINS0 | _ | SACKS2 | SACKS1 | SACKS0 | | R/W | R/W | R/W | R/W | R/W | _ | R/W | R/W | R/W | | POR | 0 | 0 | 0 | 0 | _ | 0 | 0 | 0 | Bit 7~4 SAINS3~SAINS0: A/D converter input signal select 0000: External source – External analog channel input, ANn 0001: Internal source – Internal A/D converter power supply voltage $AV_{DD}$ 0010: Internal source – Internal A/D converter power supply voltage $AV_{DD}/2$ 0011: Internal source – Internal A/D converter power supply voltage $AV_{DD}/2$ 0100: External source – External analog channel input, ANn 0101: Internal source – Internal A/D converter PGA output voltage $V_R$ 0110: Internal source – Internal A/D converter PGA output voltage $V_R/2$ 0111: Internal source – Internal A/D converter PGA output voltage $V_R/4$ 10xx: Internal source – Ground 11xx: External source – External analog channel input, ANn When the internal analog signal is selected to be converted, the external channel signal input will automatically be switched off regardless of the SACS field value. It will prevent the external channel input from being connected together with the internal analog signal. Bit 3 Unimplemented, read as "0" Bit 2~0 SACKS2~SACKS0: A/D conversion clock source select 000: f<sub>SYS</sub> 001: f<sub>SYS</sub>/2 010: f<sub>SYS</sub>/4 011: f<sub>SYS</sub>/8 100: f<sub>SYS</sub>/16 101: f<sub>SYS</sub>/32 110: f<sub>SYS</sub>/64 111: f<sub>SYS</sub>/128 # SADC2 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|---|---|-------|--------|--------|--------|--------| | Name | ADPGAEN | _ | _ | PGAIS | SAVRS1 | SAVRS0 | PGAGS1 | PGAGS0 | | R/W | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | | POR | 0 | _ | _ | 0 | 0 | 0 | 0 | 0 | Bit 7 ADPGAEN: A/D converter PGA enable/disable control 0: Disable 1: Enable This bit is used to control the A/D converter internal PGA function. When the PGA output voltage is selected as A/D input or A/D reference voltage, the PGA needs to be enabled by setting this bit high. Otherwise the PGA needs to be disabled by clearing the ADPGAEN bit to zero to conserve power. Bit 6~5 Unimplemented, read as "0" Bit 4 **PGAIS**: PGA input voltage selection 0: From VREFI pin 1: From internal reference voltage $V_{\text{BGREF}}$ When the internal independent reference voltage $V_{BGREF}$ is selected as the PGA input, the external reference voltage on the VREFI pin will be automatically switched off. In addition, the internal bandgap reference $V_{BGREF}$ should be enabled by setting the VBGREN bit in the VBGRC register to "1". Rev. 1.50 144 August 15, 2024 Bit 3~2 SAVRS1~SAVRS0: A/D converter reference voltage select 00: Internal A/D converter power, AV<sub>DD</sub> 01: External VREF pin 1x: Internal PGA output voltage, V<sub>R</sub> These bits are used to select the A/D converter reference voltage source. When the internal reference voltage source is selected, the reference voltage derived from the external VREF pin will automatically be switched off. Bit 1~0 PGAGS1~PGAGS0: PGA gain select 00: Gain=1 01: Gain= $1.667 - V_R=2V$ as $V_{RI}=1.2V$ 10: Gain= $2.5 - V_R = 3V$ as $V_{RI} = 1.2V$ 11: Gain= $3.333 - V_R$ =4V as $V_{RI}$ =1.2V These bits are used to select the PGA gain. Note that here the gain is guaranteed only when the PGA input voltage is equal to 1.2V. # VBGRC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|---|--------| | Name | _ | _ | _ | _ | _ | _ | _ | VBGREN | | R/W | _ | _ | _ | _ | _ | _ | _ | R/W | | POR | _ | _ | _ | _ | _ | _ | _ | 0 | Bit 7~1 Unimplemented, read as "0" Bit 0 VBGREN: Bandgap reference voltage control 0: Disable 1: Enable This bit is used to enable the internal Bandgap reference circuit. The internal Bandgap reference circuit should first be enabled before the VBGREF voltage is selected to be used. A specific start-up time is necessary for the Bandgap circuit to become stable and accurate. # A/D Converter Reference Voltage The actual reference voltage supply to the A/D Converter can be supplied from the internal A/D converter power, $AV_{DD}$ , an external reference source supplied on pin VREF or an internal reference voltage $V_R$ determined by the SAVRS1~SAVRS0 bits in the SADC2 register. The internal reference voltage is amplified through a programmable gain amplifier, PGA, which is controlled by the ADPGAEN bit in the SADC2 register. The PGA gain can be equal to 1, 1.667, 2.5 or 3.333 and selected using the PGAGS1~PGAGS0 bits in the SADC2 register. The PGA input can come from the external reference input pin, VREFI, or an internal Bandgap reference voltage, $V_{BGREF}$ , selected by the PGAIS bit in the SADC2 register. As the VREFI and VREF pins both are pin-shared with other functions, when the VREFI or VREF pin is selected as the reference voltage pin, the VREFI or VREF pin-shared function selection bits should first be properly configured to disable other pin-shared functions. However, if the internal reference signal is selected as the reference source, the external reference input from the VREFI or VREF pin will automatically be switched off by hardware. Note that the internal Bandgap reference circuit should first be enabled before the $V_{\text{BGREF}}$ is selected to be used. A specific start-up time is necessary for the Bandgap circuit to become stable and accurate. ### A/D Converter Input Signals All of the external A/D analog input pins are pin-shared with the I/O pins as well as other functions. The corresponding pin-shared function selection bits in the PxS1 and PxS0 registers, determine whether the external input pins are setup as A/D converter analog channel inputs or whether they Rev. 1.50 445 August 15, 2024 have other functions. If the corresponding pin is setup to be an A/D converter analog channel input, the original pin function will be disabled. In this way, pins can be changed under program control to change their function between A/D inputs and other functions. All pull-high resistors, which are setup through register programming, will be automatically disconnected if the pins are setup as A/D inputs. Note that it is not necessary to first setup the A/D pin as an input in the port control register to enable the A/D input as when the relevant A/D input function selection bits enable an A/D input, the status of the port control register will be overridden. As the device contains only one actual analog to digital converter hardware circuit, each of the external and internal analog signals must be routed to the converter. The SAINS3~SAINS0 bits in the SADC1 register are used to determine that the analog signal to be converted comes from the external channel input or internal analog signal. The SACS3~SACS0 bits in the SADC0 register are used to determine which external channel input is selected to be converted. If the SAINS3~SAINS0 bits are set to "0000", the external channel input will be selected to be converted and the SACS3~SACS0 bits can determine which external channel is selected. When the SAINS field is set to the value of "0x01", "0x10" or "0x11", the internal analog signal will be selected. If the internal analog signal is selected to be converted, the external channel signal input will automatically be switched off regardless of the SACS field value. It will prevent the external channel input from being connected together with the internal analog signal. | SAINS[3:0] | SACS[3:0] | Input Signals | Description | |------------------|-----------|-----------------------|-----------------------------------------------------------------| | 0000, 0100, 11xx | 0000~1111 | AN0~AN9,<br>AN12~AN15 | External channel analog input ANn | | 0001 | XXXX | $AV_{DD}$ | Internal A/D converter power supply voltage AV <sub>DD</sub> | | 0010 | XXXX | AV <sub>DD</sub> /2 | Internal A/D converter power supply voltage AV <sub>DD</sub> /2 | | 0011 | XXXX | AV <sub>DD</sub> /4 | Internal A/D converter power supply voltage AV <sub>DD</sub> /4 | | 0101 | XXXX | V <sub>R</sub> | Internal A/D converter PGA output V <sub>R</sub> | | 0110 | XXXX | V <sub>R</sub> /2 | Internal A/D converter PGA output V <sub>R</sub> /2 | | 0111 | XXXX | V <sub>R</sub> /4 | Internal A/D converter PGA output V <sub>R</sub> /4 | | 10xx | XXXX | AVss | Connected to the ground | A/D Converter Input Signal Selection # A/D Conversion Operation The START bit in the SADC0 register is used to start the AD conversion. When the microcontroller sets this bit from low to high and then low again, an analog to digital conversion cycle will be initiated. The ADBZ bit in the SADC0 register is used to indicate whether the analog to digital conversion process is in progress or not. This bit will be automatically set to 1 by the microcontroller after an A/D conversion is successfully initiated. When the A/D conversion is complete, the ADBZ bit will be cleared to 0. In addition, the corresponding A/D interrupt request flag will be set in the interrupt control register, and if the interrupts are enabled, an internal interrupt signal will be generated. This A/D internal interrupt signal will direct the program flow to the associated A/D internal interrupt address for processing. If the A/D internal interrupt is disabled, the microcontroller can poll the ADBZ bit in the SADC0 register to check whether it has been cleared as an alternative method of detecting the end of an A/D conversion cycle. The clock source for the A/D converter, which originates from the system clock $f_{SYS}$ , can be chosen to be either $f_{SYS}$ or a subdivided version of $f_{SYS}$ . The division ratio value is determined by the SACKS2~SACKS0 bits in the SADC1 register. Although the A/D clock source is determined by the system clock $f_{SYS}$ and by bits SACKS2~SACKS0, there are some limitations on the maximum A/D clock source speed that can be selected. As the recommended range of permissible A/D clock period, $f_{ADCK}$ , is from 0.5 us to $f_{ADCK}$ as $f_{ADCK}$ care must be taken for system clock frequencies. Rev. 1.50 146 August 15, 2024 For example, if the system clock operates at a frequency of 8MHz, the SACKS2~SACKS0 bits should not be set to 000, 001 or 111. Doing so will give A/D clock periods that are less than the minimum A/D clock period or greater than the maximum A/D clock period which may result in inaccurate A/D conversion values. Refer to the following table for examples, where values marked with an asterisk \* special care must be taken. | | | A/D Clock Period (t <sub>ADCK</sub> ) | | | | | | | | | | | | |------------------|--------------------------------------------|----------------------------------------------|----------------------------------------------|---------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------|--|--|--|--|--| | f <sub>sys</sub> | SACKS[2:0]<br>= 000<br>(f <sub>SYS</sub> ) | SACKS[2:0]<br>= 001<br>(f <sub>SYS</sub> /2) | SACKS[2:0]<br>= 010<br>(f <sub>sys</sub> /4) | SACKS[2:0]<br>= 011<br>(fsys/8) | SACKS[2:0]<br>= 100<br>(f <sub>sys</sub> /16) | SACKS[2:0]<br>= 101<br>(f <sub>sys</sub> /32) | SACKS[2:0]<br>= 110<br>(f <sub>sys</sub> /64) | SACKS[2:0]<br>= 111<br>(fsys/128) | | | | | | | 1MHz | 1µs | 2µs | 4µs | 8µs | 16µs * | 32µs * | 64µs * | 128µs * | | | | | | | 2MHz | 500ns | 1µs | 2µs | 4µs | 8µs | 16µs * | 32µs * | 64µs * | | | | | | | 4MHz | 250ns * | 500ns | 1µs | 2µs | 4µs | 8µs | 16µs * | 32µs * | | | | | | | 8MHz | 125ns * | 250ns * | 500ns | 1µs | 2µs | 4µs | 8µs | 16µs * | | | | | | | 12MHz | 83ns * | 167ns * | 333ns * | 667ns | 1.33µs | 2.67µs | 5.33µs | 10.67µs * | | | | | | | 16MHz | 62.5ns * | 125ns * | 250ns * | 500ns | 1µs | 2µs | 4µs | 8µs | | | | | | A/D Clock Period Examples @ 2.0V≤VDD≤5.5V Controlling the power on/off function of the A/D converter circuitry is implemented using the ADCEN bit in the SADC0 register. This bit must be set high to power on the A/D converter. When the ADCEN bit is set high to power on the A/D converter internal circuitry, a certain delay as indicated in the timing diagram must be allowed before an A/D conversion is initiated. Even if no pins are selected for use as A/D inputs, if the ADCEN bit is high, then some power will still be consumed. In power conscious applications it is therefore recommended that the ADCEN is set low to reduce power consumption when the A/D converter function is not being used. # **Conversion Rate and Timing Diagram** A complete A/D conversion contains two parts, data sampling and data conversion. The data sampling which is defined as $t_{ADS}$ takes 4 A/D clock periods and the data conversion takes 12 A/D clock periods. Therefore a total of 16 A/D clock periods for an analog signal A/D conversion which is defined as $t_{ADC}$ are necessary. Maximum single A/D conversion rate = $1/(A/D \text{ clock period} \times 16)$ The accompanying diagram shows graphically the various stages involved in an external channel input signal analog to digital conversion process and its associated timing. After an A/D conversion process has been initiated by the application program, the microcontroller internal hardware will begin to carry out the conversion, during which time the program can continue with other functions. The time taken for the A/D conversion is $16 \, t_{ADCK}$ where $t_{ADCK}$ is equal to the A/D clock period. A/D Conversion Timing - External Channel Input Rev. 1.50 147 August 15, 2024 # **Summary of A/D Conversion Steps** The following summarises the individual steps that should be executed in order to implement an A/D conversion process. • Step 1 Select the required A/D conversion clock by properly programming the SACKS2~SACKS0 bits in the SADC1 register. • Step 2 Enable the A/D converter by setting the ADCEN bit in the SADC0 register to one. • Step 3 Select which signal is to be connected to the internal A/D converter by correctly configuring the SACS and SAINS bit fields Selecting the external channel input to be converted, go to Step 4. Selecting the internal analog signal to be converted, go to Step 5. • Step 4 If the SAINS field is 0000, 0100 or 11xx, the external channel input can be selected. The desired external channel input is selected by configuring the SACS field. When the A/D input signal comes from the external channel input, the corresponding pin should be configured as an A/D input function by selecting the relevant pin-shared function control bits. Then go to Step 6. · Step 5 If the SAINS field is set to 0x01, 0x10 or 0x11, the relevant internal analog signal will be selected. When the internal analog signal is selected to be converted, the external channel analog input will automatically be disconnected. Then go to Step 6. • Step 6 Select the A/D converter output data format by configuring the ADRFS bit. • Step 7 Select the A/D converter reference voltage source by configuring the SAVRS bit field. Select the PGA input signal and the desired PGA gain if the PGA output voltage, $V_R$ , is selected as the A/D converter reference voltage. • Step 8 If A/D conversion interrupt is used, the interrupt control registers must be correctly configured to ensure the A/D interrupt function is active. The master interrupt control bit, EMI, and the A/D conversion interrupt control bit, ADE, must both be set high in advance. • Step 9 The A/D conversion procedure can now be initialized by setting the START bit from low to high and then low again. • Step 10 If A/D conversion is in progress, the ADBZ flag will be set high. After the A/D conversion process is complete, the ADBZ flag will go low and then the output data can be read from SADOH and SADOL registers. Note: When checking for the end of the conversion process, if the method of polling the ADBZ bit in the SADC0 register is used, the interrupt enable step above can be omitted. Rev. 1.50 148 August 15, 2024 # **Programming Considerations** During microcontroller operations where the A/D converter is not being used, the A/D internal circuitry can be switched off to reduce power consumption, by setting bit ADCEN low in the SADC0 register. When this happens, the internal A/D converter circuits will not consume power irrespective of what analog voltage is applied to their input lines. If the A/D converter input lines are used as normal I/Os, then care must be taken as if the input voltage is not at a valid logic level, then this may lead to some increase in power consumption. #### A/D Transfer Function As the device contains a 12-bit A/D converter, its full-scale converted digitised value is equal to FFFH. Since the full-scale analog input value is equal to the actual A/D converter reference voltage, $V_{\text{REF}}$ , this gives a single bit analog input value of reference voltage value divided by 4096. $$1 LSB = V_{REF} \div 4096$$ The A/D Converter input voltage value can be calculated using the following equation: A/D input voltage = A/D output digital value $$\times$$ V<sub>REF</sub> $\div$ 4096 The diagram shows the ideal transfer function between the analog input value and the digitised output value for the A/D converter. Except for the digitised zero value, the subsequent digitised values will change at a point 0.5 LSB below where they would change without the offset, and the last full scale digitised value will change at a point 1.5 LSB below the V<sub>REF</sub> level. Note that here the $V_{\text{REF}}$ voltage is the actual A/D converter reference voltage determined by the SAVRS field. Ideal A/D Transfer Function - External Channel Input # A/D Programming Examples The following two programming examples illustrate how to setup and implement an A/D conversion. In the first example, the method of polling the ADBZ bit in the SADC0 register is used to detect when the conversion cycle is complete, whereas in the second example, the A/D interrupt is used to determine when the conversion is complete. ### Example: using an ADBZ polling method to detect the end of conversion ``` clr ADE ; disable ADC interrupt mov a,03H ; select f_{SYS}/8 as A/D clock and A/D input mov SADC1,a ; signal comes from external channel mov a,00H ; select AV_{DD} as the A/D reference voltage source ``` ``` mov SADC2, a mov a,02H ; setup PCS0 to configure pin AN0 mov PCS0,a mov a,20H ; enable A/D converter and select ANO as the A/D external channel ; input mov SADCO, a start conversion: clr START ; high pulse on start bit to initiate conversion set START ; reset A/D ; start A/D clr START polling EOC: sz ADBZ ; poll the SADCO register ADBZ bit to detect end of A/D ; conversion jmp polling EOC ; continue polling ; read low byte conversion result value mov a, SADOL mov SADOL_buffer,a ; save result to user defined register mov a,SADOH ; read high byte conversion result value mov SADOH_buffer,a ; save result to user defined register jmp start conversion ; start next A/D conversion Example: using the interrupt method to detect the end of conversion ``` ``` clr ADE ; disable ADC interrupt ; select f_{\mbox{\scriptsize SYS}}/8 as A/D clock and A/D input mov a,03H ; signal comes from external channel mov SADC1,a ; select AV_{\text{DD}} as the A/D reference voltage source mov a,00H mov SADC2,a mov a,02h ; setup PCSO to configure pin ANO mov PCS0,a mov a,20h mov SADCO,a ; enable A/D converter and select ANO as the A/D external channel ; input Start conversion: clr START ; high pulse on START bit to initiate conversion set START ; reset A/D clr START ; start A/D ; clear ADC interrupt request flag clr ADF ; enable ADC interrupt set. ADE set EMI ; enable global interrupt ; ADC interrupt service routine ADC ISR: mov acc_stack,a ; save ACC to user defined memory mov a, STATUS mov status stack,a ; save STATUS to user defined memory ; read low byte conversion result value mov a,SADOL mov SADOL_buffer,a ; save result to user defined register mov a, SADOH ; read high byte conversion result value mov SADOH buffer,a ; save result to user defined register EXIT INT ISR: mov a, status stack ``` # 24-Bit Analog to Digital Converter The device contains a high accuracy multi-channel 24-bit Delta Sigma type analog-to-digital converter which can directly interface to external analog signals, such as that from sensors or other control signals and convert these signals directly into a 24-bit digital value. In addition to the core analog to digital converter circuitry, the A/D converter module also includes an internal Programmable Gain Amplifier PGA. The PGA gain control, ADC gain control and ADC reference gain control determine the overall amplification gain for ADC input signal, giving users a flexible way of setting up an overall gain to achieve an optimum amplification of the input signal for their specific applications. The converter has a total of four inputs allowing the formation of two differential input channels. The converter output is filtered via a SINC filter and the result stored as a 24-bit value in three data registers. An internal voltage regulator and reference sources are also included as well as a temperature sensor for A/D converter compensation due to temperature effects. 24-bit A/D Converter Block Diagram # **Internal Registers** The A/D converter module is setup and operated using a series of internal registers. Device commands and data are written to and read from the A/D converter module using its internal I<sup>2</sup>C bus. This list provides a summary of all internal registers, their detailed operation is described under their relevant section in the following description. Rev. 1.50 151 August 15, 2024 # **Register Initial Values** The following table shows the internal value of the individual register after a power on reset. | Register | Power On Reset Value | | | | |----------|----------------------|--|--|--| | PWRC | 0000 0000 | | | | | PGAC0 | -000 0000 | | | | | PGAC1 | -000 000- | | | | | PGACS | 00 0000 | | | | | ADRL | xxxx xxxx | | | | | ADRM | xxxx xxxx | | | | | ADRH | xxxx xxxx | | | | | ADCR0 | 0010 0000 | | | | | ADCR1 | 0000 000- | | | | | ADCS | 0 0000 | | | | | ADCTE | 1110 0100 | | | | | DAH | 0000 0000 | | | | | DAL | 0000 | | | | | DACC | 00 | | | | | SIMC0 | 0 00 | | | | | SIMTOC | 0000 0000 | | | | | HIRCC | 001 | | | | Note: "\*" stands for Warm reset <sup>&</sup>quot;x" stands for Unknown | A al al | Register | | | | В | it | | | | |---------|----------|---------|--------|----------|--------------|---------|---------|---------|---------| | Address | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 00H | PWRC | VCMEN | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 01H | PGAC0 | _ | VGS1 | VGS0 | AGS1 | AGS0 | PGS2 | PGS1 | PGS0 | | 02H | PGAC1 | _ | INIS | INX1 | INX0 | DCSET2 | DCSET1 | DCSET0 | _ | | 03H | PGACS | _ | _ | CHSN2 | CHSN1 | CHSN0 | CHSP2 | CHSP1 | CHSP0 | | 04H | ADRL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 05H | ADRM | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | 06H | ADRH | D23 | D22 | D21 | D20 | D20 | D19 | D18 | D17 | | 07H | ADCR0 | ADRST | ADSLP | ADOFF | ADOR3 | ADOR2 | ADOR1 | ADOR0 | VREFS | | 08H | ADCR1 | FLMS2 | FLMS1 | FLMS0 | VRBUFN | VRBUFP | ADCDL | EOC | _ | | 09H | ADCS | _ | _ | _ | ADCK4 | ADCK3 | ADCK2 | ADCK1 | ADCK0 | | 0AH | ADCTE | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0BH | DAH | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | | 0CH | DAL | _ | _ | _ | _ | D3 | D2 | D1 | D0 | | 0DH | DACC | DACEN | DACVRS | _ | _ | _ | _ | _ | _ | | 0EH | SIMC0 | SIMS | _ | _ | _ | SIMDEB1 | SIMDEB0 | _ | _ | | 10H | SIMTOC | SIMTOEN | SIMTOF | SIMTOS5 | SIMTOS4 | SIMTOS3 | SIMTOS2 | SIMTOS1 | SIMTOS0 | | 11H | HIRCC | _ | _ | _ | _ | _ | HIRCO | HIRCF | HIRCEN | | 12H | | | | Reserved | l, cannot be | changed | | | | Rev. 1.50 152 August 15, 2024 <sup>&</sup>quot;-" stands for Not implemented <sup>&</sup>quot;u" stands for Unchanged # **Internal Power Supply** This A/D converter module contains the VCM for the regulated power supply. The VCM can be used as the reference voltage for ADC module. The VCM function is controlled by the VCMEN bit and can be powered off to reduce the power consumption. # Reference Voltages An internal voltage reference source, known as the VCM, is used as a converter reference. The VCM is sourced from a bandgap reference generator thus providing a temperature stable reference and has a output voltage level fixed at 1.25V. The VCM function is controlled by the VCMEN bit and can be switched off to reduce the power consumption. The converter reference voltage range is supplied on two external reference pins, VREFP and VREFN. These offer a full reference voltage range of AV<sub>SS24</sub> to AV<sub>DD24</sub>. This externally supplied reference voltage can be attenuated by 0.5 or 0.25 using the VREFGN bits in the PGAC0 register. An internal DAC is also provided as an additional reference voltage source. The DAC has two reference voltages which define the maximum value, supplied by either AVDD24 or VCM. The DAC 12-bit value is setup using two data registers, DAL and DAH and selected using the DACVRS bit in the DACC register. The overall enable bit for the DAC is the DACEN bit in the DACC register. # • DAH Register - 0BH | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D11~D4**: DAC output control code # • DAL Register - 0CH | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|-----|-----|-----|-----| | Name | _ | _ | _ | _ | D3 | D2 | D1 | D0 | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7~4 Unimplemented, read as "0" Bit 3~0 **D3~D0**: DAC output control code Note: writing to this register only writes to a shadow buffer. Not until data is written to the DAH register will the actual data be written into the DAL register. Rev. 1.50 153 August 15, 2024 # • DACC Register - 0DH | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|--------|---|---|---|---|---|---| | Name | DACEN | DACVRS | _ | _ | _ | _ | _ | _ | | R/W | R/W | R/W | _ | _ | _ | _ | _ | _ | | POR | 0 | 0 | _ | _ | _ | _ | _ | _ | Bit 7 **DACEN**: DAC enable or disable control bit 0: Disable 1: Enable Bit 6 DACVRS: DAC reference voltage selection 0: DAC reference voltage sourced from AVDD241: DAC reference voltage sourced from VCM Bit 5~0 Unimplemented, read as "0" #### **Power and Reference Control** The following table shows the overall control of the power and voltage sources. | Regi | sters | Output voltage | | | | |-------|-------------|----------------|---------|--|--| | ADOFF | ADOFF VCMEN | | VCM | | | | 1 | 0 | Off | Disable | | | | 1 | 1 1 | | Enable | | | | 0 | 0 | On | Disable | | | | 0 | 1 | On | Enable | | | **Power Control Table** # **Power Control Registers** ## • PWRC Register - 00H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-----|-----|-----|-----|-----|-----|-----| | Name | VCMEN | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 VCMEN: VCM function enable control 0: Disable 1: Enable If the VCM is disabled, there will be no power consumption and VCM output pin is floating. Bit 6~0 **D6~D0**: Performance optimizing bits 010\_1000B: when ADCR1[FLMS2~0]=000B ( $f_{\rm ADCK} = f_{\rm MCLK}/30$ ) 011\_1100B: when ADCR1[FLMS2~0]=010B ( $f_{\rm ADCK} = f_{\rm MCLK}/12$ ) others: reserved #### Oscillator There is an fully internal oscillator which provides 4.9152MHz clock frequency in the A/D converter module. # **Oscillator Control Register** There is a control register for the internal oscillator. Note that a full 16 clock cycle time is required for the oscillator to stabilise. Rev. 1.50 154 August 15, 2024 # • HIRCC Register - 11H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|-------|-------|--------| | Name | _ | _ | _ | _ | _ | HIRCO | HIRCF | HIRCEN | | R/W | _ | _ | _ | _ | _ | R/W | R | R/W | | POR | _ | _ | _ | _ | _ | 0 | 0 | 1 | Bit 7~3 Unimplemented, read as "0" Bit 2 HIRCO: HIRC clock output This bit must be reserved at "0" Bit 1 HIRCF: HIRC oscillator stable flag 0: Unstable 1: Stable The HIRC stable time will spend 16 clocks when HIRCEN is enabled. Bit 0 HIRCEN: HIRC oscillator enable control 0: Disable 1: Enable # Input Signal Gain Control Amplifier - PGA An internal programmable gain amplifier is provided to amplify the differential input signal before being converted. All input signals to the analog to digital converter must pass through the PGA. This pre-processing of the input signal enables an optimal signal range to be setup to obtain a converted value with optimal resolution. # **PGA Registers** The PGA is controlled using a series of registers to setup the gain value and also to select the input source. # • PGAC0 Register - 01H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|------|------|------|------|------|------|------| | Name | _ | VGS1 | VGS0 | AGS1 | AGS0 | PGS2 | PGS1 | PGS0 | | R/W | _ | R/W | POR | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 Unimplemented, read as "0" Bit 6~5 VGS1~VGS0: REFP/REFN differential reference voltage gain selection 00: VREFGN=1 01: VREFGN=1/2 10: VREFGN=1/4 11: Reserved Bit 4~3 AGS1~AGS0: ADC converter PGAOP/PGAON differential input signal gain selection 00: ADGN=1 01: ADGN=2 (for Gain=128=PGAGN×ADGN=64×2) 10: Reserved 11: Reserved Bit 2~0 PGS2~PGS0: PGA DI+/DI- differential channel input gain selection 000: PGAGN=1 001: PGAGN=2 010: PGAGN=4 011: PGAGN=8 100: PGAGN=16 101: PGAGN=32 110: PGAGN=64 111: Reserved ## • PGAC1 Register - 02H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|------|------|------|--------|--------|--------|---| | Name | _ | INIS | INX1 | INX0 | DCSET2 | DCSET1 | DCSET0 | _ | | R/W | _ | R/W | R/W | R/W | R/W | R/W | R/W | _ | | POR | _ | 0 | 0 | 0 | 0 | 0 | 0 | | Bit 7 Unimplemented, read as "0" Bit 6 INIS: Selected input terminals IN1/IN2 internal connection 0: Not connected 1: Connected Bit 5~4 INX1, INX0: The selected input ends, IN1/IN2 and the PGA differential input ends, DI+/DI- connection control bits Bit 3~1 DCSET2~DCSET0: Differential input signal PGAOP/PGAON offset selection 000: DCSET=+0V 001: DCSET= $+0.25 \times \Delta VR_I$ 010: DCSET= $+0.5 \times \Delta VR_I$ 011: DCSET=+0.75×ΔVR\_I 100: DCSET=+0V 101: DCSET=-0.25×ΔVR\_I 110: DCSET= $-0.5 \times \Delta VR_I$ 111: DCSET= $-0.75 \times \Delta VR_I$ The voltage, $\Delta VR_I$ , is the differential reference voltage which is amplified by the specific gain selection based on the selected inputs. Bit 0 Unimplemented, read as "0" # **PGA Input Channel Selection** In addition to the external analog input to be measured by the converter, there are several other internal analog voltage lines which can be connected to the converter. These come from a range of sources such as the temperature sensor and are normally used for calibration purposes. # • PGACS Register - 03H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|-------|-------|-------|-------|-------|-------| | Name | _ | _ | CHSN2 | CHSN1 | CHSN0 | CHSP2 | CHSP1 | CHSP0 | | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5~3 CHSN2~CHSN0: PGA negative input end IN2 selection 000: AN1 24 001: AN3 24 010: Reserved 011: Reserved 100: VDACO 101: AVSS24 110: VCM 111: VTSN – Temperature sensor negative output These bits are used to select the negative input, IN2. If the IN2 input is selected as a single end input, the VCM voltage must be selected as the positive input on IN1 for single end input applications. It is recommended that when the VTSN signal is selected as the negative input, the VTSP signal should be selected as the positive input for proper operations. Bit 2~0 CHSP2~CHSP0: Positive input end IN1selection 000: AN0\_24 001: AN2\_24 010: Reserved 011: Reserved 100: VDACO 101: Reserved 110: VCM 111: VTSP – Temperature sensor positive output These bits are used to select the positive input, IN1. If the IN1 input is selected as a single end input, the VCM voltage must be selected as the negative input on IN2 for single end input applications. It is recommended that when the VTSP signal is selected as the positive input, the VTSN signal should be selected as the negative input for proper operations. # **Analog to Digital Converter Operation** The analog to digital converter received a differential analog signal from the PGA output and converts in using a Delta Sigma converter into a 24-bit digital value. The overall operation of the converter is controlled by a series of control registers. #### ADCR0 Register – 07H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | ADRST | ADSLP | ADOFF | ADOR3 | ADOR2 | ADOR1 | ADOR0 | VREFS | | R/W | POR | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Bit 7 ADRST: A/D converter software reset enable control 0: Disable 1: Enable This bit is used to reset the A/D converter internal digital SINC filter. This bit is set low for A/D normal operations. However, if set high, the internal digital SINC filter will be reset and the current A/D converted data will be aborted. A new A/D data conversion process will not be initiated until this bit is set low again. Bit 6 ADSLP: A/D converter sleep mode enable control 0: Normal mode1: Sleep mode This bit is used to determine whether the A/D converter enters the sleep mode or not when the A/D converter is powered on by setting the ADOFF bit low. When the A/D converter is powered on and the ADSLP bit is low, the A/D converter will operate normally. However, the A/D converter will enter the sleep mode if the ADSLP bit is set high as the A/D converter has been powered on. The whole A/D converter circuit will be switched off except the PGA and internal Bandgap circuit to reduce the power consumption and VCM start-up stable time. Bit 5 ADOFF: A/D converter module power on/off control 0: Power on 1: Power off This bit controls the power of the A/D converter module. This bit should be cleared to zero to enable the A/D converter. If the bit is set high then the A/D converter will be switched off reducing the device power consumption. As the A/D converter will consume a limited amount of power, even when not executing a conversion, this may be an important consideration in power sensitive battery powered applications. It is recommended to set the ADOFF bit high before the device enters the IDLE/SLEEP mode for saving power. Setting the ADOFF bit high will power down the A/D converter module regardless of the ADSLP and ADRST bit settings. Bit 4~1 **ADOR3~ADOR0**: A/D conversion oversampling rate selection 0000: Oversampling rate OSR=32768 0001: Oversampling rate OSR=16384 0010: Oversampling rate OSR=8192 0011: Oversampling rate OSR=4096 0100: Oversampling rate OSR=2048 0101: Oversampling rate OSR=1024 0110: Oversampling rate OSR=512 0111: Oversampling rate OSR=256 1000: Oversampling rate OSR=128 Others: Reserved Bit 0 VREFS: A/D converter reference voltage pair selection 0: Internal reference voltage pair $-V_{CM}$ & $AV_{SS24}$ 1: External reference voltage pair – V<sub>REFP</sub> & V<sub>REFN</sub> ## • ADCR1 Register - 08H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|--------|--------|-------|-----|---| | Name | FLMS2 | FLMS1 | FLMS0 | VRBUFN | VRBUFP | ADCDL | EOC | _ | | R/W _ | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | Bit 7~5 FLMS2~FLMS0: A/D converter clock divided ratio selection 000: f<sub>ADCK</sub>=f<sub>MCLK</sub>/30, N=30 010: f<sub>ADCK</sub>=f<sub>MCLK</sub>/12, N=12 Others: Reserved Bit 4 VRBUFN: A/D converter negative reference voltage input (VRN) buffer control 0: Disable input buffer and enable bypass function1: Enable input buffer and disable bypass function Bit 3 VRBUFP: A/D converter positive reference voltage input (VRP) buffer control 0: Disable input buffer and enable bypass function 1: Enable input buffer and disable bypass function Bit 2 ADCDL: A/D converted data latch function enable control 0: A/D converted data updated 1: A/D converted data not updated If the A/D converted data latch function is enabled, the latest converted data value will be latched and not be updated by any subsequent converted results until this function is disabled. Although the converted data is latched into the data registers, the A/D converter circuits remain operational and EOC flag will not change state. It is recommended that this bit should be set high before reading the converted data in the ADRL, ADRM and ADRH registers. After the converted data has been read out, the bit can then be cleared to zero to disable the A/D converter data latch function and allow further conversion values to be stored. In this way, the possibility of obtaining undesired data during A/D converter conversions can be prevented. Bit 1 **EOC**: End of A/D conversion flag 0: A/D conversion in progress 1: A/D conversion ended This flag will be automatically set high by the hardware when a conversion process has completed but must be cleared by the application software. Bit 0 Unimplemented, read as "0" #### A/D Data Rate Definition The Delta Sigma ADC data rate can be calculated by the equation list below. Data Rate= $f_{ADCK}/OSR=(f_{MCLK}/N)/OSR=f_{MCLK}/(N\times OSR)$ fadck: fmclk/N f<sub>MCLK</sub>: f<sub>ADC</sub> or f<sub>ADC</sub>/2/(ADCK+1) using the ADCK bit field. N: 30 or 12 determined by the FLMS bit field. OSR: Oversampling rate determined by the ADOR field. For example; if a data rate of 10Hz is desired. An $f_{MCLK}$ clock source with a frequency of 4.9152MHz ADC can be selected. Then set the FLMS field to "000" to obtain an "N" equal to 30. Finally, set the ADOR field to "0001" to select an oversampling rate equal to 16384. Therefore, the Data Rate=4.9152MHz/(30×16384)=10Hz. Note that the A/D converter has a notch rejection function for an A/C power supply with a frequency of 50Hz or 60Hz when the data rate is equal to 10Hz. #### A/D Converter Clock Source The clock source for the A/D converter should be typically fixed at a value of 4.9152MHz, which originates from the ADC clock $f_{ADC}$ . This can be chosen to be either $f_{ADC}$ or a subdivision of $f_{ADC}$ . The division ratio value is determined by the ADCK4~ADCK0 bits in the ADCS register to obtain a 4.9152MHz clock source for the ADC. Internal OSC=4.9152MHz, f<sub>ADCK</sub>=f<sub>MCLK</sub>/30. | Data Rate (Hz) | ADCK4~0 | ADOR3~0 | FLMS2~0 | |----------------|---------|---------|---------| | 10 | 11111 | 0001 | 000 | Internal OSC=4.9152MHz, $f_{ADCK}=f_{MCLK}/12$ . | Data Rate (Hz) | ADCK4~0 | ADOR3~0 | FLMS2~0 | |----------------|---------|---------|---------| | 25 | 11111 | 0001 | 010 | # • ADCS Register - 09H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|-------|-------|-------|-------|-------| | Name | _ | _ | _ | ADCK4 | ADCK3 | ADCK2 | ADCK1 | ADCK0 | | R/W | _ | _ | _ | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | 0 | 0 | 0 | 0 | 0 | Bit 7~5 Unimplemented, read as "0" Bit 4~0 ADCK4~ADCK0: A/D converter clock source f<sub>MCLK</sub> divided ratio selection 00000~11110: f<sub>MCLK</sub>=f<sub>ADC</sub>/2/(ADCK[4:0]+1) 11111: f<sub>MCLK</sub>=f<sub>ADC</sub> # • ADCTE Register - 0AH | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | Bit 7~0 Reserved bits, should be fixed as 1110 0111B. #### A/D Operating Modes The A/D Converter has four operating modes, which are the Normal mode, Power down mode, Sleep mode and Reset mode. These modes are controlled by a combination of the ADOFF, ADSLP and ADRST bits in the ADCR0 register as shown in the accompanying table. The ADOFF controls the overall on/off condition and if high will power down the A/D converter to reduce power. When the ADOFF bit is low, the converter will be powered on and the ADSLP bit will determine if the converter is in the normal operating mode or in the sleep mode. | ADOFF | ADSLP | ADRST | Operating Mode | Description | |-------|-------|-------|-----------------|-------------------------------------------------------------------------------------------------| | 1 | х | х | Power down mode | Bandgap off, PGA off, ADC off, Temperature sensor off, VRN/VRP buffer off, SINC filter off | | 0 | 1 | х | Sleep mode | Bandgap on, PGA on, ADC off, Temperature sensor off, VRN/VRP buffer off, SINC filter on | | 0 | 0 | 0 | Normal mode | Bandgap on, PGA on, ADC on, Temperature sensor on/off, VRN/VRP buffer on/off, SINC filter on | | 0 | 0 | 1 | Reset mode | Bandgap on, PGA on, ADC on, Temperature sensor on/off, VRN/VRP buffer on/off, SINC filter Reset | "x": unknown # A/D Operating Mode Summary - Note: 1. The VCM generator can be switched on or off by configuring the VCMEN bit. - 2. The Temperature sensor can be switched on or off by configuring the CHSN[2:0] or CHSP[2:0] bits - 3. The VRN buffer can be switched on or off by configuring the VRBUFN bit while the VRP buffer can be switched on or off by configuring the VRBUFP bit #### A/D Conversion Process To enable the A/D Converter, the first step is to disable the ADC power down and sleep mode by clearing the ADOFF and ADSLP bits to make sure the A/D Converter is powered up. The ADRST bit in the ADCR0 register is used to start and reset the A/D converter after power on. To set ADRST bit from low to high and then low again, an analog to digital converted data in SINC filter will be initiated. After this setup is complete, the A/D Converter is ready for operation. These three bits are used to control the overall start operation of the internal analog to digital converter. The EOC bit in the ADCR1 register is used to indicate when the analog to digital conversion process is complete. This bit will be automatically set to "1" by the Hardware after a conversion cycle has ended. The ADC converted data will be updated continuously by new converted data. If the ADC converted data latch function is enabled, the latest converted data will be latched and the following new converted data will be discarded until this data latch function is disabled. The differential reference voltage supply to the A/D Converter can be supplied from either the internal power supply, VCM and AVSS24, or from an external reference source supplied on pins VREFP and VREFN. The desired selection is made using the VREFS bit in the ADCR0 register. ### Summary of A/D conversion steps - Step 1 Enable the power VCM for PGA and ADC. - Step 2 Select the PGA, ADC, reference voltage gains by PGAC0 register - Step 3 Select the PGA settings for input connection, VCM voltage level and buffer option by PGAC1 register Rev. 1.50 160 August 15, 2024 • Step 4 Select the required A/D conversion clock source 4.9152MHz by correctly programming bits ADCK4~ADCK0 in the ADCS register. • Step 5 Select output data rate by cofiguring the ADOR[2:0] bits in the ADCR0 register and FLMS[2:0] bits in the ADCR1 register. • Step 6 Select which channel is to be connected to the internal PGA by correctly programming the CHSP2~CHSP0 and CHSN2~CHSN0 bits which are also contained in the PGACS register. Step 7 Release the power down mode and sleep mode by clearing the ADOFF and ADSLP bits in ADCR0 register. Step 8 Reset the A/D by setting the ADRST to high in the ADCR0 register and clearing this bit to zero to release reset status. · Step 9 To check when the analog to digital conversion process is complete, the EOC bit in the ADCR1 register can be polled. The conversion process is complete when this bit goes high. When this occurs the A/D data registers ADRL, ADRM and ADRH can then be read to obtain the conversion value. #### A/D Transfer Function As the converted value is 24-bits its full-scale converted digitised value has a decimal value of 8388607 to -8388608. The converted data format is formed by a two's complement binary value. The MSB of the converted data is the signed bit. Since the full-scale analog input value is equal to the amplified value of the VCM or differential reference input voltage, $\Delta VR_I$ , selected by the VREFS bit in ADCR0 register, this gives a single bit analog input value of $\Delta VR$ I divided by 8388608. ``` 1 LSB=ΔVR I/8388608 ``` The A/D Converter input voltage value can be calculated using the following equation: ``` \Delta SI\_I = (PGAGN \times ADGN \times \Delta DI \pm) + DCSET \Delta VR\_I = VREFGN \times \Delta VR \pm ADC Conversion Data=(\DeltaSI \ I/\Delta VR \ I) \times K ``` Where K is equal to $2^{23}$ . Note: 1. The PGAGN, ADGN, VREFGN values are determined by the PGS, AGS, VGS control bits. - 2. $\Delta SI~I$ is the differential input signal after amplification and offset adjustment - 3. PGAGN: Programmable Gain Amplifier gain - 4. ADGN: A/D Converter gain - 5. VREFGN: Reference voltage gain - 6. ΔDI±: Differential input signal derived from external channels or internal signals - 7. DCSET: Offset voltage - 8. ΔVR±: Differential reference voltage - 9. ΔVR I: Differential reference input voltage after amplification Due to the digital system design of the converter, the maximum A/D converted value is 8388607 and the minimum value is -8388608, therefore the centre value is 0. The ADC\_Conversion\_Data equation illustrates this range of converted data variation. | Converted Data 2's compliment Hex value | Decimal Value | |-----------------------------------------|---------------| | 0x7FFFF | 8388607 | | 0x800000 | -8388608 | A/D Conversion Data Range The following diagram shows the relationship between the DC input value and the ADC converted data which is presented in Two's Complement format. # A/D Converted Data The A/D converter data is stored in three individual registers, ADRL, ADRM and ADRH. The converted data is related to the input voltage and the PGA selection setup and is generated in a two's complement binary code formal. The length of this output code is 24 bits and the MSB is a signed bit. When the MSB is "0", this indicates that the input is "positive", while if the MSB is "1", this indicates that the input is "negative". The maximum value is 8388607 and the minimum value is -8388608. If the input signal exceeds the maximum value, the converted data is limited to 8388607, and if the input signal is less than the minimum value, the converted data is limited to -8388608. # • ADRL Register - 04H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | R | R | R | R | R | R | R | R | | POR | х | Х | х | Х | Х | х | Х | Х | Bit 7~0 A/D conversion data register bit 7~bit 0 # • ADRM Register - 05H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|----|----| | Name | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | R/W | R | R | R | R | R | R | R | R | | POR | Х | Х | Х | Х | Х | х | х | Х | Bit 7~0 A/D conversion data register bit 15~bit 8 Rev. 1.50 162 August 15, 2024 #### • ADRH Register - 06H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | | R/W | R | R | R | R | R | R | R | R | | POR | Х | Х | Х | Х | Х | Х | Х | Х | Bit 7~0 A/D conversion data register bit 23~bit 16 # Converting the Digital Value to a Voltage The analog voltage value can be recovered using the following equations: If the MSB=0 for positive value converted data: Input Voltage = $$\frac{\text{(Converted\_data)} \times \text{LSB - DCSET}}{\text{PGA} \times \text{ADGN}}$$ If the MSB=1 for negative converted data: $$Input \ voltage = \frac{(Two's\_complement\_of\_Converted\_data) \times LSB - DCSET}{PGA \times ADGN}$$ Note: Two's complement=One's complement +1 ## **Temperature Sensor** The A/D converter module includes a fully internal temperature sensor to allow for compensation due to temperature effects. By selecting the PGA input channels to VTSP and VTSN signals, the A/D Converter can obtain temperature information and then use the result to compensate the A/D converted data to minimise the effects of temperature. #### Effective Number of Bits - ENOB Although the analog to digital converter is a 24-bit type various factors such as the PGA gain and the data rate affect the actual number of effective number of converted bits. ## **Programming Considerations** During microcontroller operations where the A/D converter is not being used, the A/D internal circuitry can be switched off to reduce power consumption, by setting bit ADOFF high in the ADCR0 register. When this happens, the internal A/D converter circuits will not consume power irrespective of what analog voltage is applied to their input lines. When writing to the DAC registers, DAH and DAL, note that this must be carried out in a special sequence. This is because when writing to the DAL register, the data is only written into a shadow buffer register. Only when data is written to the DAH register will data in the shadow buffer be transferred to the DAL register. Therefore when writing data to the DAC registers first write data to the DAL register and then to the DAH register. ## **External Interface Communication** The A/D converter module communicates with external hardware using its internal I<sup>2</sup>C interface. Originally developed by Philips, the I<sup>2</sup>C interface is a two line low speed serial interface for synchronous serial data transfer. With the advantage of only two lines for communication, a relatively simple communication protocol and the ability to accommodate multiple devices on the same bus has made it an extremely popular interface type for many applications. Rev. 1.50 163 August 15, 2024 #### I<sup>2</sup>C Interface Operation The I<sup>2</sup>C serial interface is a two line interface, a serial data line, SDA\_24, and serial clock line, SCL\_24. As many devices may be connected together on the same bus, their outputs are both open drain types. For this reason it is necessary that external pull-high resistors are connected to these outputs. Note that no chip select line exists, as each device on the I<sup>2</sup>C bus is identified by a unique address which will be transmitted and received on the I<sup>2</sup>C bus. When two devices communicate with each other on the bidirectional I<sup>2</sup>C bus, one is known as the master device and one as the slave device. Both master and slave can transmit and receive data, however, it is the master device that has overall control of the bus, and it is only the master that will drive the SCL\_24 clock line. This A/D converter module only operates in the slave mode, and will therefore only operate in response to the master. There are two methods for this A/D converter module to transfer data on the I<sup>2</sup>C bus, the slave transmit mode and the slave receive mode. Several registers control the overall operation of the I<sup>2</sup>C bus interface. #### I<sup>2</sup>C Address and Register Write/Read #### I<sup>2</sup>C Address Selection As this A/D converter module only operates as a slave, and as it may be connected to a common I<sup>2</sup>C bus along with other I<sup>2</sup>C devices, it will require a specific address for it to be communicated to by the external master. The I<sup>2</sup>C address of the A/D converter module is fixed at 0xD0. #### • SIMC0 Register - 0EH | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|---|---|---|---------|---------|---|---| | Name | SIMS | _ | _ | _ | SIMDEB1 | SIMDEB0 | _ | _ | | R/W | R/W | _ | _ | _ | R/W | R/W | _ | _ | | POR | 0 | _ | _ | _ | 0 | 0 | _ | _ | Bit 7 SIMS 0: Normal operation 1: Results in unpredictable behavior This bit must be kept at a zero value for normal operation Bit 6~4 Unimplemented, read as "0" Bit 3~2 **SIMDEB1~SIMDEB0**: I<sup>2</sup>C debounce time selection 00: No debounce 01: 2 ADC debounce 10: 4 ADC debounce 11: 4 ADC debounce Bit 1~0 Unimplemented, read as "0" #### **Start and Stop Operations** Normally the SDA\_24 line can only change when the SCL\_24 line is low. There are two exceptions however and that is for the Start and Stop operations, where the SCL\_24 line will be forced high by the master and the SDA\_24 line will change sate. As the diagram shows when the SCL\_24 line is high, a high to low SDA\_24 line transition indicates a start operation and a low to high SDA\_24 line transition indicates a stop operation. Rev. 1.50 164 August 15, 2024 #### I<sup>2</sup>C Bus Data Transfer Data is transferred on the I<sup>2</sup>C bus in 8 bit packets, first transmitting the MSB which is the most significant bit and lastly the LSB bit, the least significant bit. When the data has been setup on the SDA\_24 line, the SCL\_24 line then generates a high pulse to latch the data. When the SCL\_24 line is high the SDA\_24 line is not permitted to change state. After 8-bits have been transmitted, the device will then send a 9<sup>th</sup> bit which is the acknowledge bit. Therefore in total there are 9 bits transmitted and subsequently 9 SCL\_24 clock pulses to transfer each 8-bits or byte of data. When the receiving device sends back a low ACK bit, this is to acknowledge that it has received the 8-bits of data and is ready to receive another byte. If a high ACK bit is sent back, this indicates that it is unable to receive any further data and the master should then send a stop sequence. #### I<sup>2</sup>C Register Write/Read #### Write Process #### Read Process | Bit | 7 6 5 4 3 2 1 | 0 | 7 6 5 4 3 2 1 0 | | 7 6 5 4 3 2 1 | 0 | 7 6 5 4 3 2 1 0 | | |-------|----------------|-----------|------------------|-----------|----------------|----------|-----------------|----------| | Start | Device Address | Write ACK | Register Address | ACK Start | Device Address | Read ACK | Register Data | ACK Stop | ### I2C Bus Start Signal The START signal can only be generated by the master device connected to the I<sup>2</sup>C bus and not by the slave device. This START signal will be detected by all devices connected to the I<sup>2</sup>C bus. A START condition occurs when a high to low transition on the SDA\_24 line takes place when the SCL\_24 line remains high. # Slave Address The transmission of a START signal by the master will be detected by all devices on the I<sup>2</sup>C bus. To determine which slave device the master wishes to communicate with, the address of the slave device will be sent out immediately following the START signal. # I<sup>2</sup>C Bus Slave Address Acknowledge Signal After the master has transmitted a calling address, any slave device on the I<sup>2</sup>C bus, whose own internal address matches the calling address, must generate an acknowledge signal. The acknowledge signal will inform the master that a slave device has accepted its calling address. If no acknowledge signal is received by the master then a STOP signal must be transmitted by the master to end the communication. #### I<sup>2</sup>C Bus Data and Acknowledge Signal The transmitted data is 8-bits wide and is transmitted after the slave device has acknowledged receipt of its slave address. The order of serial bit transmission is the MSB first and the LSB last. After receipt of 8-bits of data, the receiver must transmit an acknowledge signal, level 0, before it Rev. 1.50 165 August 15, 2024 can receive the next data byte. If the slave transmitter does not receive an acknowledge bit signal from the master receiver, then the slave transmitter will release the SDA\_24 line to allow the master to send a STOP signal to release the I<sup>2</sup>C Bus. ## I<sup>2</sup>C Timeout Function The I<sup>2</sup>C interface includes a timeout function which is controlled by a single register. This register sets the overall enable/disable function as well as the timeout value in ADC clock units. Determining whether the I<sup>2</sup>C bus has timed out is implemented by reading the SIMTOF bit. This bit will be automatically set high when the I<sup>2</sup>C bus times out, but needs to be cleared manually by the application program. ### • SIMTOC Register - 10H | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|--------|---------|---------|---------|---------|---------|---------| | Name | SIMTOEN | SIMTOF | SIMTOS5 | SIMTOS4 | SIMTOS3 | SIMTOS2 | SIMTOS1 | SIMTOS0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 **SIMTOEN**: I<sup>2</sup>C time-out control 0: Disable 1: Enable Bit 6 **SIMTOF**: I<sup>2</sup>C time-out flag 0: Not occurred 1: Occurred The bit is set by time-out function and is cleared by the application program. Bit 5~0 **SIMTOS5~SIMTOS0**: I<sup>2</sup>C time-out selection time The I<sup>2</sup>C Time-Out clock source is $f_{SUB}/32$ . ( $f_{SUB}=f_{ADC}/128$ ) The I<sup>2</sup>C Time-Out time is ([SIMTOS5:SIMTOS0]+1) $\times$ (32/ $f_{SUB}$ ) Rev. 1.50 166 August 15, 2024 # Serial Interface Module - SIM The device contains a Serial Interface Module, which includes both the four-line SPI interface or two-line I<sup>2</sup>C interface types, to allow an easy method of communication with external peripheral hardware. Having relatively simple communication protocols, these serial interface types allow the microcontroller to interface to external SPI or I<sup>2</sup>C based hardware such as sensors, Flash or EEPROM memory, etc. The SIM interface pins are pin-shared with other I/O pins and therefore the SIM interface functional pins must first be selected using the corresponding pin-shared function selection bits. As both interface types share the same pins and registers, the choice of whether the SPI or I<sup>2</sup>C type is used is made using the SIM operating mode control bits, named SIM2~SIM0, in the SIMC0 register. These pull-high resistors of the SIM pin-shared I/O pins are selected using pull-high control registers when the SIM function is enabled and the corresponding pins are used as SIM input pins. #### **SPI Interface** The SPI interface is often used to communicate with external peripheral devices such as sensors, Flash or EEPROM memory devices, etc. Originally developed by Motorola, the four line SPI interface is a synchronous serial data interface that has a relatively simple communication protocol simplifying the programming requirements when communicating with external hardware devices. The communication is full duplex and operates as a slave/master type, where the device can be either master or slave. Although the SPI interface specification can control multiple slave devices from a single master, the device provided only one $\overline{SCS}$ pin. If the master needs to control multiple slave devices from a single master, the master can use I/O pin to select the slave devices. ### **SPI Interface Operation** The SPI interface is a full duplex synchronous serial data link. It is a four line interface with pin names SDI, SDO, SCK and $\overline{SCS}$ . Pins SDI and SDO are the Serial Data Input and Serial Data Output lines, SCK is the Serial Clock line and $\overline{SCS}$ is the Slave Select line. As the SPI interface pins are pin-shared with normal I/O pins and with the I<sup>2</sup>C function pins, the SPI interface pins must first be selected by configuring the pin-shared function selection bits and setting the correct bits in the SIMC0 and SIMC2 registers. After the desired SPI configuration has been set it can be disabled or enabled using the SIMEN bit in the SIMC0 register. Communication between devices connected to the SPI interface is carried out in a slave/master mode with all data transfer initiations being implemented by the master. The Master also controls the clock signal. As the device only contains a single $\overline{SCS}$ pin only one slave device can be utilized. The $\overline{SCS}$ pin is controlled by software, set CSEN bit to 1 to enable $\overline{SCS}$ pin function, set CSEN bit to 0 the $\overline{SCS}$ pin will be floating state. SPI Master/Slave Connection Rev. 1.50 167 August 15, 2024 The SPI function in this device offers the following features: - Full duplex synchronous data transfer - · Both Master and Slave modes - LSB first or MSB first data transmission modes - Transmission complete flag - · Rising or falling active clock edge The status of the SPI interface pins is determined by a number of factors such as whether the device is in the master or slave mode and upon the condition of certain control bits such as CSEN and SIMEN. # **SPI Registers** There are three internal registers which control the overall operation of the SPI interface. These are the SIMD data register and two registers SIMC0 and SIMC2. | Register | | Bit | | | | | | | | | | |----------|------|------|--------|------|---------|---------|-------|--------|--|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | SIMC0 | SIM2 | SIM1 | SIM0 | _ | SIMDEB1 | SIMDEB0 | SIMEN | SIMICF | | | | | SIMC2 | D7 | D6 | CKPOLB | CKEG | MLS | CSEN | WCOL | TRF | | | | | SIMD | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | **SPI Register List** # **SPI Data Register** The SIMD register is used to store the data being transmitted and received. The same register is used by both the SPI and I<sup>2</sup>C functions. Before the device writes data to the SPI bus, the actual data to be transmitted must be placed in the SIMD register. After the data is received from the SPI bus, the device can read it from the SIMD register. Any transmission or reception of data from the SPI bus must be made via the SIMD register. # SIMD Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | Х | Х | Х | Х | Х | Х | Х | Х | "x": unknown Bit $7 \sim 0$ **D7~D0**: SIM data register bit $7 \sim$ bit 0 Rev. 1.50 168 August 15, 2024 ## **SPI Control Registers** There are also two control registers for the SPI interface, SIMC0 and SIMC2. Note that the SIMC2 register also has the name SIMA which is used by the I<sup>2</sup>C function. The SIMC1 register is not used by the SPI function, only by the I<sup>2</sup>C function. Register SIMC0 is used to control the enable/disable function and to set the data transmission clock frequency. Register SIMC2 is used for other control functions such as LSB/MSB selection, write collision flag, etc. #### SIMC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|---|---------|---------|-------|--------| | Name | SIM2 | SIM1 | SIM0 | _ | SIMDEB1 | SIMDEB0 | SIMEN | SIMICF | | R/W | R/W | R/W | R/W | _ | R/W | R/W | R/W | R/W | | POR | 1 | 1 | 1 | _ | 0 | 0 | 0 | 0 | Bit 7~5 SIM2~SIM0: SIM Operating Mode Control 000: SPI master mode; SPI clock is fsys/4 001: SPI master mode; SPI clock is fsys/16 010: SPI master mode; SPI clock is fsys/64 011: SPI master mode; SPI clock is fsuB 100: SPI master mode; SPI clock is PTM0 CCRP match frequency/2 101: SPI slave mode 110: I<sup>2</sup>C slave mode 111: Non SIM function These bits setup the overall operating mode of the SIM function. As well as selecting if the $I^2C$ or SPI function, they are used to control the SPI Master/Slave selection and the SPI Master clock frequency. The SPI clock is a function of the system clock but can also be chosen to be sourced from PTM0 and $f_{SUB}$ . If the SPI Slave Mode is selected then the clock will be supplied by an external Master device. Bit 4 Unimplemented, read as "0" Bit 3~2 **SIMDEB1~SIMDEB0**: I<sup>2</sup>C Debounce Time Selection The SIMDEB1~SIMDEB0 bits are only used in the I<sup>2</sup>C mode and the detailed definition is described in the I<sup>2</sup>C section. Bit 1 SIMEN: SIM Enable Control 0: Disable 1: Enable The bit is the overall on/off control for the SIM interface. When the <u>SIMEN</u> bit is cleared to zero to disable the SIM interface, the SDI, SDO, SCK and <del>SCS</del>, or SDA and SCL lines will lose their SPI or I<sup>2</sup>C function and the SIM operating current will be reduced to a minimum value. When the bit is high the SIM interface is enabled. The SIM configuration option must have first enabled the SIM interface for this bit to be effective. If the SIM is configured to operate as an SPI interface via the SIM2~SIM0 bits, the contents of the SPI control registers will remain at the previous settings when the SIMEN bit changes from low to high and should therefore be first initialised by the application program. If the SIM is configured to operate as an I<sup>2</sup>C interface via the SIM2~SIM0 bits and the SIMEN bit changes from low to high, the contents of the I<sup>2</sup>C control bits such as HTX and TXAK will remain at the previous settings and should therefore be first initialised by the application program while the relevant I<sup>2</sup>C flags such as HCF, HAAS, HBB, SRW and RXAK will be set to their default states. Bit 0 SIMICF: SIM SPI slave mode Incomplete Transfer Flag 0: SIM SPI slave mode incomplete condition not occurred 1: SIM SPI slave mode incomplete condition occurred This bit is only available when the SIM is configured to operate in an SPI slave mode. If the SPI operates in the slave mode with the SIMEN and CSEN bits both being set to 1 but the SCS line is pulled high by the external master device before the SPI data transfer is completely finished, the SIMICF bit will be set to 1 together with the TRF bit. When this condition occurs, the corresponding interrupt will occur if the interrupt function is enabled. However, the TRF bit will not be set to 1 if the SIMICF bit is set to 1 by software application program. #### SIMC2 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|--------|------|-----|------|------|-----| | Name | D7 | D6 | CKPOLB | CKEG | MLS | CSEN | WCOL | TRF | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 Undefined bits These bits can be read or written by the application program. Bit 5 **CKPOLB**: SPI clock line base condition selection 0: The SCK line will be high when the clock is inactive 1: The SCK line will be low when the clock is inactive The CKPOLB bit determines the base condition of the clock line, if the bit is high, then the SCK line will be low when the clock is inactive. When the CKPOLB bit is low, then the SCK line will be high when the clock is inactive. Bit 4 **CKEG**: SPI SCK clock active edge type selection CKPOLB=0 0: SCK is high base level and data capture at SCK rising edge 1: SCK is high base level and data capture at SCK falling edge CKPOLB=1 0: SCK is low base level and data capture at SCK falling edge 1: SCK is low base level and data capture at SCK rising edge The CKEG and CKPOLB bits are used to setup the way that the clock signal outputs and inputs data on the SPI bus. These two bits must be configured before data transfer is executed otherwise an erroneous clock edge may be generated. The CKPOLB bit determines the base condition of the clock line, if the bit is high, then the SCK line will be low when the clock is inactive. When the CKPOLB bit is low, then the SCK line will be high when the clock is inactive. The CKEG bit determines active clock edge type which depends upon the condition of CKPOLB bit. Bit 3 MLS: SPI data shift order 0: LSB first 1: MSB first This is the data shift select bit and is used to select how the data is transferred, either MSB or LSB first. Setting the bit high will select MSB first and low for LSB first. Bit 2 CSEN: SPI SCS pin control 0: Disable 1: Enable The CSEN bit is used as an enable/disable for the $\overline{SCS}$ pin. If this bit is low, then the $\overline{SCS}$ pin will be disabled and placed into a floating condition. If the bit is high, the $\overline{SCS}$ pin will be enabled and used as a select pin. Bit 1 WCOL: SPI write collision flag 0: No collision 1: Collision The WCOL flag is used to detect whether a data collision has occurred or not. If this bit is high, it means that data has been attempted to be written to the SIMD register during a data transfer operation. This writing operation will be ignored if data is being transferred. This bit can be cleared by the application program. Bit 0 TRF: SPI Transmit/Receive complete flag 0: SPI data is being transferred 1: SPI data transfer is completed The TRF bit is the Transmit/Receive Complete flag and is set to 1 automatically when an SPI data transfer is completed, but must cleared to 0 by the application program. It can be used to generate an interrupt. #### **SPI Communication** After the SPI interface is enabled by setting the SIMEN bit high, then in the Master Mode, when data is written to the SIMD register, transmission/reception will begin simultaneously. When the data transfer is complete, the TRF flag will be set automatically, but must be cleared using the application program. In the Slave Mode, when the clock signal from the master has been received, any data in the SIMD register will be transmitted and any data on the SDI pin will be shifted into the SIMD register. The master should output a $\overline{SCS}$ signal to enable the slave devices before a clock signal is provided. The slave data to be transferred should be well prepared at the appropriate moment relative to the SCK signal depending upon the configurations of the CKPOLB bit and CKEG bit. The accompanying timing diagram shows the relationship between the slave data and SCK signal for various configurations of the CKPOLB and CKEG bits. The SPI Master mode will continue to function if the SPI clock is running. Note: For SPI slave mode, if SIMEN=1 and CSEN=0, SPI is always enabled and ignores the $\overline{SCS}$ level. # SPI Slave Mode Timing - CKEG=1 **SPI Transfer Control Flowchart** Rev. 1.50 172 August 15, 2024 #### SPI Bus Enable/Disable To enable the SPI bus, set CSEN=1 and SCS=0, then wait for data to be written into the SIMD (TXRX buffer) register. For the Master Mode, after data has been written to the SIMD (TXRX buffer) register, then transmission or reception will start automatically. When all the data has been transferred, the TRF bit should be set. For the Slave Mode, when clock pulses are received on SCK, data in the TXRX buffer will be shifted out or data on SDI will be shifted in. When the SPI bus is disabled, SCK, SDI, SDO and SCS can become I/O pins or other pin-shared functions using the corresponding pin-shared control bits. #### **SPI Operation Steps** All communication is carried out using the 4-line interface for either Master or Slave Mode. The CSEN bit in the SIMC2 register controls the overall function of the SPI interface. Setting this bit high will enable the SPI interface by allowing the $\overline{SCS}$ line to be active, which can then be used to control the SPI interface. If the CSEN bit is low, the SPI interface will be disabled and the $\overline{SCS}$ line will be in a floating condition and can therefore not be used for control of the SPI interface. If the CSEN bit and the SIMEN bit in the SIMC0 are set high, this will place the SDI line in a floating condition and the SDO line high. If in Master Mode the SCK line will be either high or low depending upon the clock polarity selection bit CKPOLB in the SIMC2 register. If in Slave Mode the SCK line will be in a floating condition. If the SIMEN bit is low, then the bus will be disabled and $\overline{SCS}$ , SDI, SDO and SCK will all become I/O pins or the other functions using the corresponding pin-shared control bits. In the Master Mode the Master will always generate the clock signal. The clock and data transmission will be initiated after data has been written into the SIMD register. In the Slave Mode, the clock signal will be received from an external master device for both data transmission and reception. The following sequences show the order to be followed for data transfer in both Master and Slave Mode. #### **Master Mode** · Step 1 Select the SPI Master mode and clock source using the SIM2~SIM0 bits in the SIMC0 control register. Step 2 Setup the CSEN bit and setup the MLS bit to choose if the data is MSB or LSB first, this setting must be the same with the Slave devices. • Step 3 Setup the SIMEN bit in the SIMC0 control register to enable the SPI interface. · Step 4 For write operations: write the data to the SIMD register, which will actually place the data into the TXRX buffer. Then use the SCK and SDO lines to output the data. After this, go to step 5. For read operations: the data transferred in on the SDI line will be stored in the TXRX buffer until all the data has been received at which point it will be latched into the SIMD register. · Step 5 Check the WCOL bit if set high then a collision error has occurred so return to step 4. If equal to zero then go to the following step. Step 6 Check the TRF bit or wait for a SPI serial bus interrupt. • Step 7 Read data from the SIMD register. • Step 8 Clear TRF. • Step 9 Go to step 4. #### Slave Mode • Step 1 Select the SPI Slave mode using the SIM2~SIM0 bits in the SIMC0 control register Step 2 Setup the CSEN bit and setup the MLS bit to choose if the data is MSB or LSB first, this setting must be the same with the Master devices. • Step 3 Setup the SIMEN bit in the SIMC0 control register to enable the SPI interface. · Step 4 For write operations: write the data to the SIMD register, which will actually place the data into the TXRX buffer. Then wait for the master clock SCK and $\overline{SCS}$ signal. After this, go to step 5. For read operations: the data transferred in on the SDI line will be stored in the TXRX buffer until all the data has been received at which point it will be latched into the SIMD register. • Step 5 Check the WCOL bit if set high then a collision error has occurred so return to step 4. If equal to zero then go to the following step. • Step 6 Check the TRF bit or wait for a SPI serial bus interrupt. • Step 7 Read data from the SIMD register. • Step 8 Clear TRF. • Step 9 Go to step 4. # **Error Detection** The WCOL bit in the SIMC2 register is provided to indicate errors during data transfer. The bit is set by the SPI serial Interface but must be cleared by the application program. This bit indicates that a data collision has occurred which happens if a write to the SIMD register takes place during a data transfer operation and will prevent the write operation from continuing. #### I<sup>2</sup>C Interface The I<sup>2</sup>C interface is used to communicate with external peripheral devices such as sensors, EEPROM memory etc. Originally developed by Philips, it is a two line low speed serial interface for synchronous serial data transfer. The advantage of only two lines for communication, relatively simple communication protocol and the ability to accommodate multiple devices on the same bus has made it an extremely popular interface type for many applications. Rev. 1.50 174 August 15, 2024 I<sup>2</sup>C Master/Slave Bus Connection # I<sup>2</sup>C Interface Operation The I<sup>2</sup>C serial interface is a two line interface, a serial data line, SDA, and serial clock line, SCL. As many devices may be connected together on the same bus, their outputs are both open drain types. For this reason it is necessary that external pull-high resistors are connected to these outputs. Note that no chip select line exists, as each device on the I<sup>2</sup>C bus is identified by a unique address which will be transmitted and received on the I<sup>2</sup>C bus. When two devices communicate with each other on the bidirectional I<sup>2</sup>C bus, one is known as the master device and one as the slave device. Both master and slave can transmit and receive data; however, it is the master device that has overall control of the bus. For the device, which only operates in slave mode, there are two methods of transferring data on the I<sup>2</sup>C bus, the slave transmit mode and the slave receive mode. The pull-high control function pin-shared with SCL/SDA pin is still applicable even if I<sup>2</sup>C device is activated and the related internal pull-high function could be controlled by its corresponding pull-high control register. Rev. 1.50 August 15, 2024 I<sup>2</sup>C Interface Operation The SIMDEB1 and SIMDEB0 bits determine the debounce time of the I<sup>2</sup>C interface. This uses the system clock to in effect add a debounce time to the external clock to reduce the possibility of glitches on the clock line causing erroneous operation. The debounce time, if selected, can be chosen to be either 2 or 4 system clocks. To achieve the required I<sup>2</sup>C data transfer speed, there exists a relationship between the system clock, f<sub>SYS</sub>, and the I<sup>2</sup>C debounce time. For either the I<sup>2</sup>C Standard or Fast mode operation, users must take care of the selected system clock frequency and the configured debounce time to match the criterion shown in the following table. | I <sup>2</sup> C Debounce Time Selection | I <sup>2</sup> C Standard Mode (100kHz) | I <sup>2</sup> C Fast Mode (400kHz) | |------------------------------------------|-----------------------------------------|-------------------------------------| | No Debounce | f <sub>SYS</sub> >2MHz | f <sub>SYS</sub> >4MHz | | 2 system clock debounce | f <sub>SYS</sub> >4MHz | f <sub>sys</sub> >8MHz | | 4 system clock debounce | f <sub>SYS</sub> >4MHz | f <sub>sys</sub> >8MHz | I<sup>2</sup>C Minimum f<sub>SYS</sub> Frequency Requirement # I<sup>2</sup>C Registers There are three control registers associated with the I<sup>2</sup>C bus, SIMC0, SIMC1 and SIMTOC, one address register SIMA and one data register, SIMD. | Register | | Bit | | | | | | | | | | |----------|---------|--------|---------|---------|---------|---------|---------|---------|--|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | SIMC0 | SIM2 | SIM1 | SIM0 | _ | SIMDEB1 | SIMDEB0 | SIMEN | SIMICF | | | | | SIMC1 | HCF | HAAS | HBB | HTX | TXAK | SRW | IAMWU | RXAK | | | | | SIMA | SIMA6 | SIMA5 | SIMA4 | SIMA3 | SIMA2 | SIMA1 | SIMA0 | _ | | | | | SIMD | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | SIMTOC | SIMTOEN | SIMTOF | SIMTOS5 | SIMTOS4 | SIMTOS3 | SIMTOS2 | SIMTOS1 | SIMTOS0 | | | | I<sup>2</sup>C Register List ## I<sup>2</sup>C Data Register The SIMD register is used to store the data being transmitted and received. The same register is used by both the SPI and I<sup>2</sup>C functions. Before the device writes data to the I<sup>2</sup>C bus, the actual data to be transmitted must be placed in the SIMD register. After the data is received from the I<sup>2</sup>C bus, the device can read it from the SIMD register. Any transmission or reception of data from the I<sup>2</sup>C bus must be made via the SIMD register. Rev. 1.50 176 August 15, 2024 # SIMD Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | Х | Х | Х | Х | Х | Х | Х | Х | "x": Unknown Bit $7 \sim 0$ **D7~D0**: SIM data register bit $7 \sim$ bit 0 # I<sup>2</sup>C Address Register The SIMA register is also used by the SPI interface but has the name SIMC2. The SIMA register is the location where the 7-bit slave address of the slave device is stored. Bits $7\sim1$ of the SIMA register define the device slave address. Bit 0 is not implemented. When a master device, which is connected to the I<sup>2</sup>C bus, sends out an address, which matches the slave address in the SIMA register, the slave device will be selected. Note that the SIMA register is the same register address as SIMC2 which is used by the SPI interface. # SIMA Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-----| | Name | SIMA6 | SIMA5 | SIMA4 | SIMA3 | SIMA2 | SIMA1 | SIMA0 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~1 **SIMA6~SIMA0**: I<sup>2</sup>C slave address SIMA6~SIMA0 is the I<sup>2</sup>C slave address bit 6~bit 0. Bit 0 **D0**: Reserved bit, can be read or written ## I<sup>2</sup>C Control Registers There are three control registers for the I<sup>2</sup>C interface, SIMC0, SIMC1 and SIMTOC. The register SIMC0 is used to control the enable/disable function and to select the I<sup>2</sup>C slave mode and debounce time. The SIMC1 register contains the relevant flags which are used to indicate the I<sup>2</sup>C communication status. Another register, SIMTOC, is used to control the I<sup>2</sup>C time-out function and is described in the corresponding section. # SIMC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|---|---------|---------|-------|--------| | Name | SIM2 | SIM1 | SIM0 | _ | SIMDEB1 | SIMDEB0 | SIMEN | SIMICF | | R/W | R/W | R/W | R/W | _ | R/W | R/W | R/W | R/W | | POR | 1 | 1 | 1 | _ | 0 | 0 | 0 | 0 | Bit 7~5 SIM2~SIM0: SIM Operating Mode Control 000: SPI master mode; SPI clock is f<sub>SYS</sub>/4 001: SPI master mode; SPI clock is f<sub>SYS</sub>/16 010: SPI master mode; SPI clock is f<sub>SYS</sub>/64 011: SPI master mode; SPI clock is f<sub>SUB</sub> 100: SPI master mode; SPI clock is PTM0 CCRP match frequency/2 101: SPI slave mode 110: I<sup>2</sup>C slave mode 111: Non SIM function These bits setup the overall operating mode of the SIM function. As well as selecting if the $\rm I^2C$ or SPI function, they are used to control the SPI Master/Slave selection and the SPI Master clock frequency. The SPI clock is a function of the system clock but can also be chosen to be sourced from PTM0 and $\rm f_{SUB}$ . If the SPI Slave Mode is selected then the clock will be supplied by an external Master device. Bit 4 Unimplemented, read as "0" Bit 3~2 **SIMDEB1~SIMDEB0**: I<sup>2</sup>C Debounce Time Selection 00: No debounce 01: 2 system clock debounce 1x: 4 system clock debounce These bits are used to select the I<sup>2</sup>C debounce time when the SIM is configured as the I<sup>2</sup>C interface function by setting the SIM2~SIM0 bits to "110". Bit 1 SIMEN: SIM Enable Control 0: Disable 1: Enable The bit is the overall on/off control for the SIM interface. When the SIMEN bit is cleared to zero to disable the SIM interface, the SDI, SDO, SCK and SCS, or SDA and SCL lines will lose their SPI or I²C function and the SIM operating current will be reduced to a minimum value. When the bit is high the SIM interface is enabled. The SIM configuration option must have first enabled the SIM interface for this bit to be effective. If the SIM is configured to operate as an SPI interface via the SIM2~SIM0 bits, the contents of the SPI control registers will remain at the previous settings when the SIMEN bit changes from low to high and should therefore be first initialised by the application program. If the SIM is configured to operate as an I²C interface via the SIM2~SIM0 bits and the SIMEN bit changes from low to high, the contents of the I²C control bits such as HTX and TXAK will remain at the previous settings and should therefore be first initialised by the application program while the relevant I²C flags such as HCF, HAAS, HBB, SRW and RXAK will be set to their default states. Bit 0 **SIMICF**: SIM SPI Incomplete Flag The SIMICF bit is only used in the SPI mode and the detailed definition is described in the SPI section. #### SIMC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|------|-----|-----|------|-----|-------|------| | Name | HCF | HAAS | HBB | HTX | TXAK | SRW | IAMWU | RXAK | | R/W | R | R | R | R/W | R/W | R | R/W | R | | POR | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Bit 7 HCF: I<sup>2</sup>C Bus data transfer completion flag 0: Data is being transferred 1: Completion of an 8-bit data transfer The HCF flag is the data transfer flag. This flag will be zero when data is being transferred. Upon completion of an 8-bit data transfer the flag will go high and an interrupt will be generated. Bit 6 HAAS: I<sup>2</sup>C Bus data transfer completion flag 0: Not address match 1: Address match The HAAS flag is the address match flag. This flag is used to determine if the slave device address is the same as the master transmit address. If the addresses match then this bit will be high, if there is no match then the flag will be low. Bit 5 **HBB**: I<sup>2</sup>C Bus busy flag 0: I2C Bus is not busy 1: I<sup>2</sup>C Bus is busy The HBB flag is the I<sup>2</sup>C busy flag. This flag will be "1" when the I<sup>2</sup>C bus is busy which will occur when a START signal is detected. The flag will be set to "0" when the bus is free which will occur when a STOP signal is detected. Bit 4 HTX: I<sup>2</sup>C slave device transmitter/receiver selection 0: Slave device is the receiver 1: Slave device is the transmitter Rev. 1.50 178 August 15, 2024 Bit 3 TXAK: I<sup>2</sup>C bus transmit acknowledge flag 0: Slave send acknowledge flag 1: Slave does not send acknowledge flag The TXAK bit is the transmit acknowledge flag. After the slave device receipt of 8-bits of data, this bit will be transmitted to the bus on the 9th clock from the slave device. The slave device must always set TXAK bit to "0" before further data is received. Bit 2 SRW: I<sup>2</sup>C slave read/write flag 0: Slave device should be in receive mode 1: Slave device should be in transmit mode The SRW flag is the I<sup>2</sup>C Slave Read/Write flag. This flag determines whether the master device wishes to transmit or receive data from the I<sup>2</sup>C bus. When the transmitted address and slave address is match, that is when the HAAS flag is set high, the slave device will check the SRW flag to determine whether it should be in transmit mode or receive mode. If the SRW flag is high, the master is requesting to read data from the bus, so the slave device should be in transmit mode. When the SRW flag is zero, the master will write data to the bus, therefore the slave device should be in receive mode to read this data. Bit 1 IAMWU: I<sup>2</sup>C Address Match Wake-Up control 0: Disable 1: Enable – must be cleared by the application program after wake-up This bit should be set to 1 to enable the I<sup>2</sup>C address match wake up from the SLEEP or IDLE Mode. If the IAMWU bit has been set before entering either the SLEEP or IDLE mode to enable the I<sup>2</sup>C address match wake up, then this bit must be cleared by the application program after wake-up to ensure correction device operation. Bit 0 **RXAK**: I<sup>2</sup>C bus receive acknowledge flag 0: Slave receives acknowledge flag 1: Slave does not receive acknowledge flag The RXAK flag is the receiver acknowledge flag. When the RXAK flag is "0", it means that a acknowledge signal has been received at the 9th clock, after 8 bits of data have been transmitted. When the slave device in the transmit mode, the slave device checks the RXAK flag to determine if the master receiver wishes to receive the next byte. The slave transmitter will therefore continue sending out data until the RXAK flag is "1". When this occurs, the slave transmitter will release the SDA line to allow the master to send a STOP signal to release the I<sup>2</sup>C Bus. #### I<sup>2</sup>C Bus Communication Communication on the I<sup>2</sup>C bus requires four separate steps, a START signal, a slave device address transmission, a data transmission and finally a STOP signal. When a START signal is placed on the I<sup>2</sup>C bus, all devices on the bus will receive this signal and be notified of the imminent arrival of data on the bus. The first seven bits of the data will be the slave address with the first bit being the MSB. If the address of the slave device matches that of the transmitted address, the HAAS bit in the SIMC1 register will be set and an I<sup>2</sup>C interrupt will be generated. After entering the interrupt service routine, the slave device must first check the condition of the HAAS and SIMTOF bits to determine whether the interrupt source originates from an address match, 8-bit data transfer completion or I<sup>2</sup>C bus time-out occurrence. During a data transfer, note that after the 7-bit slave address has been transmitted, the following bit, which is the 8<sup>th</sup> bit, is the read/write bit whose value will be placed in the SRW bit. This bit will be checked by the slave device to determine whether to go into transmit or receive mode. Before any transfer of data to or from the I<sup>2</sup>C bus, the microcontroller must initialise the bus; the following are steps to achieve this: • Step 1 Set the SIM2~SIM0 bits to "110" and SIMEN bit to "1" in the SIMC0 register to enable the I<sup>2</sup>C bus. - Step 2 Write the slave address of the device to the I<sup>2</sup>C bus address register SIMA. - Step 3 Set the SIME and SIM Multi-Function interrupt enable bit of the interrupt control register to enable the SIM interrupt and Multi-function interrupt. I<sup>2</sup>C Bus Initialisation Flowchart # I<sup>2</sup>C Bus Start Signal The START signal can only be generated by the master device connected to the I<sup>2</sup>C bus and not by the slave device. This START signal will be detected by all devices connected to the I<sup>2</sup>C bus. When detected, this indicates that the I<sup>2</sup>C bus is busy and therefore the HBB bit will be set. A START condition occurs when a high to low transition on the SDA line takes place when the SCL line remains high. ### I<sup>2</sup>C Slave Address The transmission of a START signal by the master will be detected by all devices on the I<sup>2</sup>C bus. To determine which slave device the master wishes to communicate with, the address of the slave device will be sent out immediately following the START signal. All slave devices, after receiving this 7-bit address data, will compare it with their own 7-bit slave address. If the address sent out by the master matches the internal address of the microcontroller slave device, then an internal I<sup>2</sup>C bus interrupt signal will be generated. The next bit following the address, which is the 8<sup>th</sup> bit, defines the read/write status and will be saved to the SRW bit of the SIMC1 register. The slave device will then transmit an acknowledge bit, which is a low level, as the 9<sup>th</sup> bit. The slave device will also set the status flag HAAS when the addresses match. As an I<sup>2</sup>C bus interrupt can come from three sources, when the program enters the interrupt subroutine, the HAAS and SIMTOF bits should be examined to see whether the interrupt source has come from a matching slave address, the completion of a data byte transfer or the I<sup>2</sup>C bus time-out occurrence. When a slave address is matched, the device must be placed in either the transmit mode and then write data to the SIMD register, or in the receive mode where it must implement a dummy read from the SIMD register to release the SCL line. Rev. 1.50 180 August 15, 2024 # I<sup>2</sup>C Bus Read/Write Signal The SRW bit in the SIMC1 register defines whether the master device wishes to read data from the I<sup>2</sup>C bus or write data to the I<sup>2</sup>C bus. The slave device should examine this bit to determine if it is to be a transmitter or a receiver. If the SRW flag is "1" then this indicates that the master device wishes to read data from the I<sup>2</sup>C bus, therefore the slave device must be setup to send data to the I<sup>2</sup>C bus as a transmitter. If the SRW flag is "0" then this indicates that the master wishes to send data to the I<sup>2</sup>C bus, therefore the slave device must be setup to read data from the I<sup>2</sup>C bus as a receiver. #### I<sup>2</sup>C Bus Slave Address Acknowledge Signal After the master has transmitted a calling address, any slave device on the I<sup>2</sup>C bus, whose own internal address matches the calling address, must generate an acknowledge signal. The acknowledge signal will inform the master that a slave device has accepted its calling address. If no acknowledge signal is received by the master then a STOP signal must be transmitted by the master to end the communication. When the HAAS flag is high, the addresses have matched and the slave device must check the SRW flag to determine if it is to be a transmitter or a receiver. If the SRW flag is high, the slave device should be setup to be a transmitter so the HTX bit in the SIMC1 register should be set to "1". If the SRW flag is low, then the microcontroller slave device should be setup as a receiver and the HTX bit in the SIMC1 register should be set to "0". ### I<sup>2</sup>C Bus Data and Acknowledge Signal The transmitted data is 8-bits wide and is transmitted after the slave device has acknowledged receipt of its slave address. The order of serial bit transmission is the MSB first and the LSB last. After receipt of 8-bits of data, the receiver must transmit an acknowledge signal, level "0", before it can receive the next data byte. If the slave transmitter does not receive an acknowledge bit signal from the master receiver, then the slave transmitter will release the SDA line to allow the master to send a STOP signal to release the I<sup>2</sup>C Bus. The corresponding data will be stored in the SIMD register. If setup as a transmitter, the slave device must first write the data to be transmitted into the SIMD register. If setup as a receiver, the slave device must read the transmitted data from the SIMD register. When the slave receiver receives the data byte, it must generate an acknowledge bit, known as TXAK, on the 9<sup>th</sup> clock. The slave device, which is setup as a transmitter will check the RXAK bit in the SIMC1 register to determine if it is to send another data byte, if not then it will release the SDA line and await the receipt of a STOP signal from the master. Rev. 1.50 181 August 15, 2024 Note: When a slave address is matched, the device must be placed in either the transmit mode and then write data to the SIMD register, or in the receive mode where it must implement a dummy read from the SIMD register to release the SCL line. # I<sup>2</sup>C Communication Timing Diagram Rev. 1.50 182 August 15, 2024 #### I<sup>2</sup>C Time-out Control In order to reduce the I<sup>2</sup>C lockup problem due to reception of erroneous clock sources, a time-out function is provided. If the clock source connected to the I<sup>2</sup>C bus is not received for a while, then the I<sup>2</sup>C circuitry and registers will be reset after a certain time-out period. The time-out counter starts to count on an I<sup>2</sup>C bus "START" & "address match" condition, and is cleared by an SCL falling edge. Before the next SCL falling edge arrives, if the time elapsed is greater than the time-out period specified by the SIMTOC register, then a time-out condition will occur. The time-out function will stop when an I<sup>2</sup>C "STOP" condition occurs. When an I<sup>2</sup>C time-out counter overflow occurs, the counter will stop and the SIMTOEN bit will be cleared to zero and the SIMTOF bit will be set high to indicate that a time-out condition has occurred. The time-out condition will also generate an interrupt which uses the I<sup>2</sup>C interrupt vector. When an I<sup>2</sup>C time-out occurs, the I<sup>2</sup>C internal circuitry will be reset and the registers will be reset into the following condition: | Registers | After I <sup>2</sup> C Time-out | |-------------------|---------------------------------| | SIMD, SIMA, SIMC0 | No change | | SIMC1 | Reset to POR condition | I<sup>2</sup>C Registers after Time-out The SIMTOF flag can be cleared by the application program. There are 64 time-out period selections which can be selected using the SIMTOS bits in the SIMTOC register. The time-out duration is calculated by the formula: $((1\sim64)\times(32/f_{SUB}))$ . This gives a time-out period which ranges from about 1ms to 64ms. # SIMTOC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|--------|---------|---------|---------|---------|---------|---------| | Name | SIMTOEN | SIMTOF | SIMTOS5 | SIMTOS4 | SIMTOS3 | SIMTOS2 | SIMTOS1 | SIMTOS0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 **SIMTOEN**: SIM I<sup>2</sup>C Time-out control 0: Disable 1: Enable Bit 6 **SIMTOF**: SIM I<sup>2</sup>C Time-out flag 0: No time-out occurred1: Time-out occurred Rev. 1.50 183 August 15, 2024 Bit 5~0 **SIMTOS5~SIMTOS0**: SIM I<sup>2</sup>C Time-out period selection I<sup>2</sup>C Time-out clock source is f<sub>SUB</sub>/32. I<sup>2</sup>C Time-out period is equal to (SIMTOS[5:0]+1)×(32/f<sub>SUB</sub>). # **UART Interfaces** The device contains two integrated full-duplex or half-duplex asynchronous serial communications UART interfaces that enable communication with external devices that contain a serial interface. Each UART function has many features and can transmit and receive data serially by transferring a frame of data with eight or nine data bits per transmission as well as being able to detect errors when the data is overwritten or incorrectly framed. Each UART function possesses its own internal interrupt which can be used to indicate when a reception occurs or when a transmission terminates. Each integrated UART function contains the following features: - Full-duplex or half-duplex (single wire mode), asynchronous communication - 8 or 9 bits character length - Even, odd, mark, space or no parity options - · One or two stop bits configurable for receiver - Two stop bits for transmitter - Baud rate generator with 16-bit prescaler - · Parity, framing, noise and overrun error detection - Support for interrupt on address detect (last character bit=1) - · Separately enabled transmitter and receiver - 4-byte Deep FIFO Receive Data Buffer - 1-byte Deep FIFO Transmit Data Buffer - RXn/TXn pin wake-up function - Transmit and receive interrupts - Interrupts can be triggered by the following conditions - Transmitter Empty - Transmitter Idle - Receiver reaching FIFO trigger level - Receiver Overrun - Address Mode Detect UARTn Data Transfer Block Diagram - SWMn=0 (n=0~1) Rev. 1.50 184 August 15, 2024 UARTn Data Transfer Block Diagram - SWMn=1 (n=0~1) #### **UART External Pins** To communicate with an external serial interface, the internal UARTn has two external pins known as TXn and RXn/TXn, which are pin-shared with I/O or other pin functions. The TXn and RXn/TXn pin function should first be selected by the corresponding pin-shared function selection register before the UARTn function is used. Along with the UARTENn bit, the TXENn and RXENn bits, if set, will setup these pins to transmitter output and receiver input conditions. At this time the internal pull-high resistor related to the transmitter output pin will be disabled, while the internal pull-high resistor related to the receiver input pin is controlled by the corresponding I/O pull-high function control bit. When the TXn or RXn/TXn pin function is disabled by clearing the UARTENn, TXENn or RXENn bit, the TXn or RXn/TXn pin will be set to a floating state. At this time whether the internal pull-high resistor is connected to the TXn or RXn/TXn pin or not is determined by the corresponding I/O pull-high function control bit. # **UART Single Wire Mode** The UARTn function also supports a Single Wire Mode communication which is selected using the SWMn bit in the UnCR3 register. When the SWMn bit is set high, the UARTn function will be in the single wire mode. In the single wire mode, a single RXn/TXn pin can be used to transmit and receive data depending upon the corresponding control bits. When the RXENn bit is set high, the RXn/TXn pin is used as a receiver pin. When the RXENn bit is cleared to zero and the TXENn bit is set high, the RXn/TXn pin will act as a transmitter pin. It is recommended not to set both the RXENn and TXENn bits high in the single wire mode. If both the RXENn and TXENn bits are set high, the RXENn bit will have the priority and the UARTn will act as a receiver. It is important to note that the functional description in this UARTn chapter, which is described from the full-duplex communication standpoint, also applies to the half-duplex (single wire mode) communication except the pin usage. In the single wire mode, the TXn pin mentioned in this chapter should be replaced by the RXn/TXn pin to understand the whole UARTn single wire mode function. In the single wire mode, the data can also be transmitted on the TXn pin in a transmission operation with proper software configurations. Therefore, the data will be output on the RXn/TXn and TXn pins. # **UART Data Transfer Scheme** The UARTn Data Transfer Block Diagram shows the overall data transfer structure arrangement for the UARTn. The actual data to be transmitted from the MCU is first transferred to the TXR\_RXRn register by the application program. The data will then be transferred to the Transmit Shift Register Rev. 1.50 185 August 15, 2024 from where it will be shifted out, LSB first, onto the TXn pin at a rate controlled by the Baud Rate Generator. Only the TXR\_RXRn register is mapped onto the MCU Data Memory, the Transmit Shift Register is not mapped and is therefore inaccessible to the application program. Data to be received by the UARTn is accepted on the external RXn/TXn pin, from where it is shifted in, LSB first, to the Receiver Shift Register at a rate controlled by the Baud Rate Generator. When the shift register is full, the data will then be transferred from the shift register to the internal TXR\_RXRn register, where it is buffered and can be manipulated by the application program. Only the TXR\_RXRn register is mapped onto the MCU Data Memory, the Receiver Shift Register is not mapped and is therefore inaccessible to the application program. It should be noted that the actual register for data transmission and reception only exists as a single shared register, TXR RXRn, in the Data Memory. # **UART Status and Control Registers** There are nine control registers associated with the UARTn function. The SWMn bit in the UnCR3 register is used to enable/disable the UARTn Single Wire Mode. The UnSR, UnCR1, UnCR2, UFCRn and RxCNTn registers control the overall function of the UARTn, while the BRDHn and BRDLn registers control the Baud rate. The actual data to be transmitted and received on the serial interface is managed through the TXR\_RXRn data register. | Register | | | | В | it | | | | |----------|---------|--------|--------|--------|--------|--------|---------|---------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | UnSR | PERRn | NFn | FERRn | OERRn | RIDLEn | RXIFn | TIDLEn | TXIFn | | UnCR1 | UARTENn | BNOn | PRENn | PRTn1 | PRTn0 | TXBRKn | RX8n | TX8n | | UnCR2 | TXENn | RXENn | STOPSn | ADDENn | WAKEn | RIEn | TIIEn | TEIEn | | UnCR3 | _ | _ | _ | _ | _ | _ | _ | SWMn | | TXR_RXRn | TXRXn7 | TXRXn6 | TXRXn5 | TXRXn4 | TXRXn3 | TXRXn2 | TXRXn1 | TXRXn0 | | BRDHn | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | BRDLn | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | UFCRn | _ | _ | UMODn2 | UMODn1 | UMODn0 | BRDSn | RxFTRn1 | RxFTRn0 | | RxCNTn | _ | _ | _ | _ | _ | D2 | D1 | D0 | UARTn Register List (n=0~1) # UnSR Register The UnSR register is the status register for the UARTn, which can be read by the program to determine the present status of the UARTn. All flags within the UnSR register are read only. Further explanation on each of the flags is given below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-----|-------|-------|--------|-------|--------|-------| | Name | PERRn | NFn | FERRn | OERRn | RIDLEn | RXIFn | TIDLEn | TXIFn | | R/W | R | R | R | R | R | R | R | R | | POR | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | Bit 7 **PERRn**: Parity error flag 0: No parity error is detected 1: Parity error is detected The PERRn flag is the parity error flag. When this read only flag is "0", it indicates a parity error has not been detected. When the flag is "1", it indicates that the parity of the received word is incorrect. This error flag is applicable only if the parity is enabled and the parity type (odd, even, mark or space) is selected. The flag can also be cleared by a software sequence which involves a read to the status register UnSR followed by an access to the TXR RXRn data register. Rev. 1.50 186 August 15, 2024 Bit 6 NFn: Noise flag 0: No noise is detected 1: Noise is detected The NFn flag is the noise flag. When this read only flag is "0", it indicates no noise condition. When the flag is "1", it indicates that the UARTn has detected noise on the receiver input. The NFn flag is set during the same cycle as the RXIFn flag but will not be set in the case of as overrun. The NFn flag can be cleared by a software sequence which will involve a read to the status register UnSR followed by an access to the TXR RXRn data register. Bit 5 FERRn: Framing error flag 0: No framing error is detected 1: Framing error is detected The FERRn flag is the framing error flag. When this read only flag is "0", it indicates that there is no framing error. When the flag is "1", it indicates that a framing error has been detected for the current character. The flag can also be cleared by a software sequence which will involve a read to the status register UnSR followed by an access to the TXR\_RXRn data register. Bit 4 **OERRn**: Overrun error flag 0: No overrun error is detected 1: Overrun error is detected The OERRn flag is the overrun error flag which indicates when the receiver buffer has overflowed. When this read only flag is "0", it indicates that there is no overrun error. When the flag is "1", it indicates that an overrun error occurs which will inhibit further transfers to the TXR\_RXRn receive data register. The flag is cleared by a software sequence, which is a read to the status register UnSR followed by an access to the TXR\_RXRn data register. Bit 3 **RIDLEn**: Receiver status 0: Data reception is in progress (Data being received) 1: No data reception is in progress (Receiver is idle) The RIDLEn flag is the receiver status flag. When this read only flag is "0", it indicates that the receiver is between the initial detection of the start bit and the completion of the stop bit. When the flag is "1", it indicates that the receiver is idle. Between the completion of the stop bit and the detection of the next start bit, the RIDLEn bit is "1" indicating that the UARTn receiver is idle and the RXn/TXn pin stays in logic high condition. Bit 2 **RXIFn**: Receive TXR RXRn data register status 0: TXR\_RXRn data register is empty 1: TXR\_RXRn data register has available data and Receiver FIFO trigger level is reached The RXIFn flag is the receive data register status flag. When this read only flag is "0", it indicates that the TXR\_RXRn read data register is empty. When the flag is "1", it indicates that the TXR\_RXRn read data register contains new data and Receiver FIFO trigger level is reached. When the contents of the shift register are transferred to the TXR\_RXRn register and Receiver FIFO trigger level is reached, an interrupt is generated if RIEn=1 in the UnCR2 register. If one or more errors are detected in the received word, the appropriate receive-related flags NFn, FERRn, and/or PERRn are set within the same clock cycle. The RXIFn flag is cleared when the UnSR register is read with RXIFn set, followed by a read from the TXR\_RXRn register, and if the TXR\_RXRn register has no data available. Bit 1 **TIDLEn**: Transmission idle 0: Data transmission is in progress (Data being transmitted) 1: No data transmission is in progress (Transmitter is idle) The TIDLEn flag is known as the transmission complete flag. When this read only flag is "0", it indicates that a transmission is in progress. This flag will be set high when the TXIFn flag is "1" and when there is no transmit data or break character being transmitted. When TIDLEn is equal to "1", the TXn pin becomes idle with the pin state in logic high condition. The TIDLEn flag is cleared by reading the UnSR register with TIDLEn set and then writing to the TXR\_RXRn register. The flag is not generated when a data character or a break is queued and ready to be sent. Bit 0 **TXIFn**: Transmit TXR RXRn data register status - 0: Character is not transferred to the transmit shift register - 1: Character has transferred to the transmit shift register (TXR\_RXRn data register is empty) The TXIFn flag is the transmit data register empty flag. When this read only flag is "0", it indicates that the character is not transferred to the transmitter shift register. When the flag is "1", it indicates that the transmitter shift register has received a character from the TXR\_RXRn data register. The TXIFn flag is cleared by reading the UARTn status register (UnSR) with TXIFn set and then writing to the TXR\_RXRn data register. Note that when the TXENn bit is set, the TXIFn flag bit will also be set since the transmit data register is not yet full. # UnCR1 Register The UnCR1 register together with the UnCR2 and UnCR3 register are the three UARTn control registers that are used to set the various options for the UARTn function, such as overall on/off control, parity control, data transfer bit length, single wire mode communication etc. Further explanation on each of the bits is given below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|------|-------|-------|-------|--------|------|------| | Name | UARTENn | BNOn | PRENn | PRTn1 | PRTn0 | TXBRKn | RX8n | TX8n | | R/W R | W | | POR | 0 | 0 | 0 | 0 | 0 | 0 | Х | 0 | "x": unknown Bit 7 UARTENn: UARTn function enable control - 0: Disable UARTn. TXn and RXn/TXn pins are in a floating state - 1: Enable UARTn. TXn and RXn/TXn pins function as UARTn pins The UARTENn bit is the UARTn enable bit. When this bit is equal to "0", the UARTn will be disabled and the RXn/TXn pin as well as the TXn pin will be set in a floating state. When the bit is equal to "1", the UARTn will be enabled and the TXn and RXn/TXn pins will function as defined by the SWMn mode selection bit together with the TXENn and RXENn enable control bits. When the UARTn is disabled, it will empty the buffer so any character remaining in the buffer will be discarded. In addition, the value of the baud rate counter will be reset. If the UARTn is disabled, all error and status flags will be reset. Also the TXENn, RXENn, TXBRKn, RXIFn, OERRn, FERRn, PERRn and NFn bits as well as the RxCNTn register will be cleared, while the TIDLEn, TXIFn and RIDLEn bits will be set. Other control bits in UnCR1, UnCR2, UnCR3, UFCRn, BRDHn and BRDLn registers will remain unaffected. If the UARTn is active and the UARTENn bit is cleared, all pending transmissions and receptions will be terminated and the module will be reset as defined above. When the UARTn is re-enabled, it will restart in the same configuration. Bit 6 BNOn: Number of data transfer bits selection - 0: 8-bit data transfer - 1: 9-bit data transfer This bit is used to select the data length format, which can have a choice of either 8-bit or 9-bit format. When this bit is equal to "1", a 9-bit data length format will be selected. If the bit is equal to "0", then an 8-bit data length format will be selected. If 9-bit data length format is selected, then bits RX8n and TX8n will be used to store the 9th bit of the received and transmitted data respectively. Note that the 9th bit of data if BNOn=1, or the 8th bit of data if BNOn=0, which is used as the parity bit, does not transfer to RX8n or TXRXn7 respectively when the parity function is enabled. Rev. 1.50 188 August 15, 2024 Bit 5 **PRENn**: Parity function enable control 0: Parity function is disabled 1: Parity function is enabled This is the parity enable bit. When this bit is equal to "1", the parity function will be enabled. If the bit is equal to "0", then the parity function will be disabled. Replace the most significant bit position with a parity bit. Bit 4~3 **PRTn1~PRTn0**: Parity type selection bits 00: Even parity for parity generator 01: Odd parity for parity generator 10: Mark parity for parity generator 11: Space parity for parity generator These bits are the parity type selection bits. When these bits are equal to 00b, even parity type will be selected. If these bits are equal to 01b, then odd parity type will be selected. If these bits are equal to 10b, then a 1 (Mark) in the parity bit location will be selected. If these bits are equal to 11b, then a 0 (Space) in the parity bit location will be selected. Bit 2 **TXBRKn**: Transmit break character 0: No break character is transmitted 1: Break characters transmit The TXBRKn bit is the Transmit Break Character bit. When this bit is "0", there are no break characters and the TXn pin operates normally. When the bit is "1", there are transmit break characters and the transmitter will send logic zeros. When this bit is equal to "1", after the buffered data has been transmitted, the transmitter output is held low for a minimum of a 13-bit length and until the TXBRKn bit is reset. Bit 1 **RX8n**: Receive data bit 8 for 9-bit data transfer format (read only) This bit is only used if 9-bit data transfers are used, in which case this bit location will store the 9th bit of the received data known as RX8n. The BNOn bit is used to determine whether data transfers are in 8-bit or 9-bit format. Bit 0 **TX8n**: Transmit data bit 8 for 9-bit data transfer format (write only) This bit is only used if 9-bit data transfers are used, in which case this bit location will store the 9th bit of the transmitted data known as TX8n. The BNOn bit is used to determine whether data transfers are in 8-bit or 9-bit format. #### UnCR2 Register The UnCR2 register is the second of the two UARTn control registers and serves several purposes. One of its main functions is to control the basic enable/disable operation of the UARTn Transmitter and Receiver as well as enabling the various UARTn interrupt sources. The register also serves to control the receiver STOP bit number selection, receiver wake-up enable and the address detect enable. Further explanation on each of the bits is given below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|--------|--------|-------|------|-------|-------| | Name | TXENn | RXENn | STOPSn | ADDENn | WAKEn | RIEn | TIIEn | TEIEn | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 TXENn: UARTn Transmitter enabled control 0: UARTn transmitter is disabled 1: UARTn transmitter is enabled The bit named TXENn is the Transmitter Enable Bit. When this bit is equal to "0", the transmitter will be disabled with any pending data transmissions being aborted. In addition the buffers will be reset. In this situation the TXn pin will be set in a floating state. If the TXENn bit is equal to "1" and the UARTENn bit is also equal to "1", the transmitter will be enabled and the TXn pin will be controlled by the UARTn. Clearing the TXENn bit during a transmission will cause the data transmission to be aborted and will reset the transmitter. If this situation occurs, the TXn pin will be set in a floating state. Bit 6 **RXENn**: UARTn Receiver enabled control 0: UARTn receiver is disabled 1: UARTn receiver is enabled The bit named RXENn is the Receiver Enable Bit. When this bit is equal to "0", the receiver will be disabled with any pending data receptions being aborted. In addition the receive buffers will be reset. In this situation the RXn/TXn pin will be set in a floating state. If the RXENn bit is equal to "1" and the UARTENn bit is also equal to "1", the receiver will be enabled and the RXn/TXn pin will be controlled by the UARTn. Clearing the RXENn bit during a reception will cause the data reception to be aborted and will reset the receiver. If this situation occurs, the RXn/TXn pin will be set in a floating state. Bit 5 STOPSn: Number of Stop bits selection for receiver 0: One stop bit format is used 1: Two stop bits format is used This bit determines if one or two stop bits are to be used for receiver. When this bit is equal to "1", two stop bits are used. If this bit is equal to "0", then only one stop bit is used. Two stop bits are used for transmitter. Bit 4 ADDENn: Address detect function enable control 0: Address detect function is disabled 1: Address detect function is enabled The bit named ADDENn is the address detect function enable control bit. When this bit is equal to "1", the address detect function is enabled. When it occurs, if the 8th bit, which corresponds to TXRXn7 if BNOn=0 or the 9th bit, which corresponds to RX8n if BNOn=1, has a value of "1", then the received word will be identified as an address, rather than data. If the corresponding interrupt is enabled, an interrupt request will be generated each time the received word has the address bit set, which is the 8th or 9th bit depending on the value of BNOn. If the address bit known as the 8th or 9th bit of the received word is "0" with the address detect function being enabled, an interrupt will not be generated and the received data will be discarded. Bit 3 WAKEn: RXn/TXn pin wake-up UARTn function enable control 0: RXn/TXn pin wake-up UARTn function is disabled 1: RXn/TXn pin wake-up UARTn function is enabled This bit is used to control the wake-up UARTn function when a falling edge on the RXn/TXn pin occurs. Note that this bit is only available when the UARTn clock ( $f_H$ ) is switched off. There will be no RXn/TXn pin wake-up UARTn function if the UARTn clock ( $f_H$ ) exists. If the WAKEn bit is set to "1" as the UARTn clock ( $f_H$ ) is switched off, a UARTn wake-up request will be initiated when a falling edge on the RXn/TXn pin occurs. When this request happens and the corresponding interrupt is enabled, an RXn/TXn pin wake-up UARTn interrupt will be generated to inform the MCU to wake up the UARTn function by switching on the UARTn clock ( $f_H$ ) via the application program. Otherwise, the UARTn function cannot resume even if there is a falling edge on the RXn/TXn pin when the WAKEn bit is cleared to "0". Bit 2 RIEn: Receiver interrupt enable control 0: Receiver related interrupt is disabled 1: Receiver related interrupt is enabled This bit enables or disables the receiver interrupt. If this bit is equal to "1" and when the receiver overrun flag OERRn or receive data available flag RXIFn is set, the UARTn interrupt request flag will be set. If this bit is equal to "0", the UARTn interrupt request flag will not be influenced by the condition of the OERRn or RXIFn flags. Bit 1 TIIEn: Transmitter Idle interrupt enable control 0: Transmitter idle interrupt is disabled 1: Transmitter idle interrupt is enabled Rev. 1.50 190 August 15, 2024 This bit enables or disables the transmitter idle interrupt. If this bit is equal to "1" and when the transmitter idle flag TIDLEn is set, due to a transmitter idle condition, the UARTn interrupt request flag will be set. If this bit is equal to "0", the UARTn interrupt request flag will not be influenced by the condition of the TIDLEn flag. Bit 0 **TEIEn**: Transmitter Empty interrupt enable control - 0: Transmitter empty interrupt is disabled - 1: Transmitter empty interrupt is enabled This bit enables or disables the transmitter empty interrupt. If this bit is equal to "1" and when the transmitter empty flag TXIFn is set, due to a transmitter empty condition, the UARTn interrupt request flag will be set. If this bit is equal to "0", the UARTn interrupt request flag will not be influenced by the condition of the TXIFn flag. ### UnCR3 Register The UnCR3 register is used to enable the UARTn Single Wire Mode communication. As the name suggests in the single wire mode the UARTn communication can be implemented in one single line, RXn/TXn, together with the control of the RXENn and TXENn bits in the UnCR2 register. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|---|------| | Name | _ | _ | _ | _ | _ | _ | _ | SWMn | | R/W | _ | _ | _ | _ | _ | _ | _ | R/W | | POR | _ | _ | _ | _ | _ | _ | _ | 0 | Bit 7~1 Unimplemented, read as "0" Bit 0 **SWMn**: Single Wire Mode enable control - 0: Disable, the RXn/TXn pin is used as UARTn receiver function only - 1: Enable, the RXn/TXn pin can be used as UARTn receiver or transmitter function controlled by the RXENn and TXENn bits Note that when the Single Wire Mode is enabled, if both the RXENn and TXENn bits are high, the RXn/TXn pin will just be used as UARTn receiver input. # TXR\_RXRn Register The TXR\_RXRn register is the data register which is used to store the data to be transmitted on the TXn pin or being received from the RXn/TXn pin. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|--------|--------|--------|--------| | Name | TXRXn7 | TXRXn6 | TXRXn5 | TXRXn4 | TXRXn3 | TXRXn2 | TXRXn1 | TXRXn0 | | R/W | POR | х | х | Х | Х | Х | Х | Х | х | "x": unknown Bit 7~0 TXRXn7~TXRXn0: UARTn Transmit/Receive Data bit 7 ~ bit 0 # BRDHn Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: Baud rate divider high byte The baud rate divider BRDn (BRDHn/BRDLn) defines the UARTn clock divider ratio. Baud Rate = $f_H/(BRDn+UMODn/8)$ BRDn = $16\sim65535$ or $8\sim65535$ depending on BRDSn Note: 1. The BRDn value should not be set to less than 16 when BRDSn=0 or less than 8 when BRDSn=1, otherwise errors may occur. - 2. The BRDLn must be written first and then BRDHn, otherwise errors may occur. - 3. The BRDHn register should not be modified during data transmission process. Rev. 1.50 191 August 15, 2024 # • BRDLn Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ **D7\simD0**: Baud rate divider low byte The baud rate divider BRDn (BRDHn/BRDLn) defines the UARTn clock divider ratio. Baud Rate = $f_H/(BRDn+UMODn/8)$ BRDn = $16\sim65535$ or $8\sim65535$ depending on BRDSn Note: 1. The BRDn value should not be set to less than 16 when BRDSn=0 or less than 8 when BRDSn=1, otherwise errors may occur. - 2. The BRDLn must be written first and then BRDHn, otherwise errors may occur. - 3. The BRDLn register should not be modified during data transmission process. #### UFCRn Register The UFCRn register is the FIFO control register which is used for UARTn modulation control, BRDn range selection and trigger level selection for RXIFn and interrupt. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|--------|--------|--------|-------|---------|---------| | Name | _ | _ | UMODn2 | UMODn1 | UMODn0 | BRDSn | RxFTRn1 | RxFTRn0 | | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5~3 UMODn2~UMODn0: UARTn Modulation Control bits The modulation control bits are used to correct the baud rate of the received or transmitted UARTn signal. These bits determine if the extra UARTn clock cycle should be added in a UARTn bit time. The UMODn2~UMODn0 will be added to internal accumulator for every UARTn bit time. Until a carry to bit 3, the corresponding UARTn bit time increases a UARTn clock cycle. Bit 2 BRDSn: BRDn range selection 0: BRDn range is from 16 to 65535 1: BRDn range is from 8 to 65535 The BRDSn is used to control the sampling point in a UARTn bit time. If the BRDSn bit is cleared to zero, the sampling point will be BRDn/2, BRDn/2+1× $f_H$ , and BRDn/2+2× $f_H$ in a UARTn bit time. If the BRDSn bit is set high, the sampling point will be BRDn/2-1× $f_H$ , BRDn/2, and BRDn/2+2× $f_H$ in a UARTn bit time. Note that the BRDSn bit should not be modified during data transmission process. Bit 1~0 **RxFTRn1~RxFTRn0**: Receiver FIFO trigger level (bytes) 00: 4 bytes in Receiver FIFO 01: 1 or more bytes in Receiver FIFO 10: 2 or more bytes in Receiver FIFO 11: 3 or more bytes in Receiver FIFO For the receiver these bits define the number of received data bytes in the Receiver FIFO that will trigger the RXIFn bit being set high, an interrupt will also be generated if the RIEn bit is enabled. To prevent OERRn from being set high, the receiver FIFO trigger level can be set to 2 bytes, avoiding an overrun state that cannot be processed by the program in time when more than 4 data bytes are received. After the reset the Receiver FIFO is empty. Rev. 1.50 192 August 15, 2024 # RxCNTn Register The RxCNTn register is the counter used to indicate the number of received data bytes in the Receiver FIFO which have not been read by the MCU. This register is read only. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|----|----|----| | Name | _ | _ | _ | _ | _ | D2 | D1 | D0 | | R/W | _ | _ | _ | _ | _ | R | R | R | | POR | _ | _ | _ | _ | _ | 0 | 0 | 0 | Bit 7~3 Unimplemented, read as "0" Bit 2~0 **D2~D0**: Receiver FIFO counter The RxCNTn register is the counter used to indicate the number of received data bytes in the Receiver FIFO which is not read by the MCU. When Receiver FIFO receives one byte data, the RxCNTn will increase by one; when the MCU reads one byte data from the Receiver FIFO, the RxCNTn will decrease by one. If there are 4 bytes of data in the Receiver FIFO, the 5th data will be saved in the shift register. If there is 6th data, the 6th data will be saved in the shift register. But the RxCNTn remains the value of 4. The RxCNTn will be cleared when reset occurs or UARTENn=1. This register is read only. ### **Baud Rate Generator** To setup the speed of the serial data communication, the UARTn function contains its own dedicated baud rate generator. The baud rate is controlled by its own internal free running 16-bit timer, the period of which is determined by two factors. The first of these is the value placed in the BRDHn/BRDLn register and the second is the UARTn modulation control bits UMODn2~UMODn0. To prevent accumulated error of the receiver baud rate frequency, it is recommended to use two stop bits for resynchronization after each byte is received. If a baud rate BR is required with UARTn clock f<sub>H</sub>. The integer part is loaded into BRDn (BRDHn/BRDLn). The fractional part is multiplied by 8 and rounded, then loaded into UMODn bit field as following: $BRDn = TRUNC(f_H/BR)$ $UMODn = ROUND[MOD(f_H/BR) \times 8]$ Therefore, the actual baud rate is as following: Baud rate = $f_H/[BRDn+(UMODn/8)]$ #### Calculating the Baud Rate and Error Values For a clock frequency of 4MHz, determine the BRDHn/BRDLn register value, the actual baud rate and the error value for a desired baud rate of 230400. From the above formula, the BRDn = $TRUNC(f_H/BR) = TRUNC(17.36111) = 17$ The UMODn = ROUND[MOD( $f_H/BR$ )×8] = ROUND(0.36111×8) = ROUND(2.88888) = 3 The actual Baud Rate = $f_H/[BRDn+(UMODn/8)] = 230215.83$ Therefore the error is equal to (230215.83-230400)/230400 = -0.08% # Modulation Control Example To get the best-fitting bit sequence for UARTn modulation control bits UMODn2~UMODn0, the following algorithm can be used: Firstly, the fractional part of the theoretical division factor is multiplied by 8. Then the product will be rounded and UMODn2~UMODn0 bits will be filled with the rounded value. The UMODn2~UMODn0 will be added to internal accumulator for every UARTn bit time. Until a carry to bit 3, the corresponding UARTn bit time increases a UARTn clock Rev. 1.50 193 August 15, 2024 cycle. The following is an example using the fraction 0.36111 previously calculated: UMODn[2:0]= ROUND(0.36111×8)=011b. | Fraction Addition | Carry to Bit 3 | UARTn Bit Time Sequence | Extra UARTn Clock Cycle | | |-------------------|----------------------|-------------------------|-------------------------|--| | 0000b+0011b=0011b | No Start bit | | No | | | 0011b+0011b=0110b | No | D0 | No | | | 0110b+0011b=1001b | Yes | D1 | Yes | | | 1001b+0011b=1100b | No | D2 | No | | | 1100b+0011b=1111b | 1100b+0011b=1111b No | | No | | | 1111b+0011b=0010b | Yes | D4 | Yes | | | 0010b+0011b=0101b | No | D5 | No | | | 0101b+0011b=1000b | Yes | D6 | Yes | | | 1000b+0011b=1011b | No | D7 | No | | | 1011b+0011b=1110b | No | Parity bit | No | | | 1110b+0011b=0001b | Yes | Stop bit | Yes | | # **Baud Rate Correction Example** The following figure presents an example using a baud rate of 230400 generated with UARTn clock $f_{\rm H}$ . The data format for the following figure is: eight data bits, parity enabled, no address bit, two stop bits. The following figure shows three different frames: - The upper frame is the correct one, with a bit-length of 17.36 f<sub>H</sub> cycles (4000000/230400=17.36). - The middle frame uses a rough estimate, with 17 f<sub>H</sub> cycles for the bit length. - The lower frame shows a corrected frame using the best fit for the UARTn modulation control bits UMODn2~UMODn0. # **UART Setup and Control** For data transfer, the UARTn function utilizes a non-return-to-zero, more commonly known as NRZ, format. This is composed of one start bit, eight or nine data bits, and one or two stop bits. Parity is supported by the UARTn hardware, and can be setup to be even, odd, mark, space or no parity. For the most common data format, 8 data bits along with no parity and one stop bit, denoted as 8, N, 1, is used as the default setting, which is the setting at power-on. The number of data bits along with the parity are setup by programming the BNOn, PRTn1~PRTn0 and PRENn bits. The transmitter always uses two stop bits while the receiver uses one or two stop bits which is determined by the STOPSn bit. The baud rate used to transmit and receive data is setup using the internal Rev. 1.50 194 August 15, 2024 16-bit baud rate generator, while the data is transmitted and received LSB first. Although the UARTn transmitter and receiver are functionally independent, they both use the same data format and baud rate. In all cases stop bits will be used for data transmission. #### **Enabling/Disabling the UART Interface** The basic on/off function of the internal UARTn function is controlled using the UARTENn bit in the UnCR1 register. If the UARTENn, TXENn and RXENn bits are set, then these two UARTn pins will act as normal TXn output pin and RXn/TXn input pin respectively. If no data is being transmitted on the TXn pin, then it will default to a logic high value. Clearing the UARTENn bit will disable the TXn and RXn/TXn pins and allow these two pins to be used as normal I/O or other pin-shared functional pins by configuring the corresponding pin-shared control bits. When the UARTn function is disabled the buffer will be reset to an empty condition, at the same time discarding any remaining residual data. Disabling the UARTn will also reset the error and status flags with bits TXENn, RXENn, TXBRKn, RXIFn, OERRn, FERRn, PERRn and NFn as well as register RxCNTn being cleared while bits TIDLEn, TXIFn and RIDLEn will be set. The remaining control bits in the UnCR1, UnCR2, UnCR3, UFCRn, BRDHn and BRDLn registers will remain unaffected. If the UARTENn bit in the UnCR1 register is cleared while the UARTn is active, then all pending transmissions and receptions will be immediately suspended and the UARTn will be reset to a condition as defined above. If the UARTn is then subsequently re-enabled, it will restart again in the same configuration. # Data, Parity and Stop Bit Selection The format of the data to be transferred is composed of various factors such as data bit length, parity on/off, parity type, address bits and the number of stop bits. These factors are determined by the setup of various bits within the UnCR1 and UnCR2 registers. The BNOn bit controls the number of data bits which can be set to either 8 or 9, the PRTn1~PRTn0 bits control the choice of odd, even, mark or space parity, the PRENn bit controls the parity on/off function and the STOPSn bit decides whether one or two stop bits are to be used for the receiver, while the transmitter always uses two stop bits. The following table shows various formats for data transmission. The address bit, which is the MSB of the data byte, identifies the frame as an address character or data if the address detect function is enabled. The number of stop bits, which can be either one or two, is independent of the data length and is only configurable for the receiver. The transmitter uses two stop bits. | Start Bit | Data Bits | Address Bit | Parity Bit | Stop Bit | | | | | | |-----------|-------------------------------|-------------|------------|----------|--|--|--|--|--| | Example o | f 8-bit Data I | Formats | | | | | | | | | 1 | 8 | 0 | 0 | 1 or 2 | | | | | | | 1 | 7 | 0 | 1 | 1 or 2 | | | | | | | 1 | 7 | 1 | 0 | 1 or 2 | | | | | | | Example o | Example of 9-bit Data Formats | | | | | | | | | | 1 | 9 | 0 | 0 | 1 or 2 | | | | | | | 1 | 8 | 0 | 1 | 1 or 2 | | | | | | | 1 | 8 | 1 | 0 | 1 or 2 | | | | | | **Transmitter Receiver Data Format** The following diagram shows the transmit and receive waveforms for both 8-bit and 9-bit data formats. Rev. 1.50 195 August 15, 2024 #### **UART Transmitter** Data word lengths of either 8 or 9 bits can be selected by programming the BNOn bit in the UnCR1 register. When BNOn bit is set, the word length will be set to 9 bits. In this case the 9th bit, which is the MSB, needs to be stored in the TX8n bit in the UnCR1 register. At the transmitter core lies the Transmitter Shift Register, more commonly known as the TSRn, whose data is obtained from the transmit data register, which is known as the TXR RXRn register. The data to be transmitted is loaded into this TXR RXRn register by the application program. The TSRn register is not written to with new data until the stop bit from the previous transmission has been sent out. As soon as this stop bit has been transmitted, the TSRn can then be loaded with new data from the TXR RXRn register, if it is available. It should be noted that the TSRn register, unlike many other registers, is not directly mapped into the Data Memory area and as such is not available to the application program for direct read/write operations. An actual transmission of data will normally be enabled when the TXENn bit is set, but the data will not be transmitted until the TXR RXRn register has been loaded with data and the baud rate generator has defined a shift clock source. However, the transmission can also be initiated by first loading data into the TXR RXRn register, after which the TXENn bit can be set. When a transmission of data begins, the TSRn is normally empty, in which case a transfer to the TXR RXRn register will result in an immediate transfer to the TSRn. If during a transmission the TXENn bit is cleared, the transmission will immediately cease and the transmitter will be reset. The TXn output pin can then be configured as the I/O or other pin-shared functions by configuring the corresponding pin-shared control bits. # **Transmitting Data** When the UARTn is transmitting data, the data is shifted on the TXn pin from the shift register, with the least significant bit first. In the transmit mode, the TXR\_RXRn register forms a buffer between the internal bus and the transmitter shift register. It should be noted that if 9-bit data format has been selected, then the MSB will be taken from the TX8n bit in the UnCR1 register. The steps to initiate a data transfer can be summarized as follows: - Make the correct selection of the BNOn, PRTn1~PRTn0 and PRENn bits to define the required word length and parity type. Two stop bits are used for the transmitter. - Setup the BRDHn and BRDLn registers and the UMODn2~UMODn0 bits to select the desired baud rate. - Set the TXENn bit to ensure that the TXn pin is used as a UARTn transmitter pin. - Access the UnSR register and write the data that is to be transmitted into the TXR\_RXRn register. Note that this step will clear the TXIFn bit. This sequence of events can now be repeated to send additional data. It should be noted that when TXIFn=0, data will be inhibited from being written to the TXR\_RXRn register. Clearing the TXIFn flag is always achieved using the following software sequence: - 1. A UnSR register access - 2. A TXR RXRn register write execution Rev. 1.50 196 August 15, 2024 The read-only TXIFn flag is set by the UARTn hardware and if set indicates that the TXR\_RXRn register is empty and that other data can now be written into the TXR\_RXRn register without overwriting the previous data. If the TEIEn bit is set then the TXIFn flag will generate an interrupt. During a data transmission, a write instruction to the TXR\_RXRn register will place the data into the TXR\_RXRn register, which will be copied to the shift register at the end of the present transmission. When there is no data transmission in progress, a write instruction to the TXR\_RXRn register will place the data directly into the shift register, resulting in the commencement of data transmission, and the TXIFn bit being immediately set. When a frame transmission is complete, which happens after stop bits are sent or after the break frame, the TIDLEn bit will be set. To clear the TIDLEn bit the following software sequence is used: - 1. A UnSR register access - 2. A TXR\_RXRn register write execution Note that both the TXIFn and TIDLEn bits are cleared by the same software sequence. ### **Transmitting Break** If the TXBRKn bit is set and the state keeps for a time greater than (BRDn+1)×t<sub>H</sub> while TIDLEn=1, then break characters will be sent on the next transmission. Break character transmission consists of a start bit, followed by 13×N '0' bits and stop bits, where N=1, 2, etc. If a break character is to be transmitted then the TXBRKn bit must be first set by the application program, and then cleared to generate the stop bits. Transmitting a break character will not generate a transmit interrupt. Note that a break condition length is at least 13 bits long. If the TXBRKn bit is continually kept at a logic high level then the transmitter circuitry will transmit continuous break characters. After the application program has cleared the TXBRKn bit, the transmitter will finish transmitting the last break character and subsequently send out two stop bits. The automatic logic highs at the end of the last break character will ensure that the start bit of the next frame is recognized. #### **UART Receiver** The UARTn is capable of receiving word lengths of either 8 or 9 bits. If the BNOn bit is set, the word length will be set to 9 bits with the MSB being stored in the RX8n bit of the UnCR1 register. At the receiver core lies the Receive Serial Shift Register, commonly known as the RSRn. The data which is received on the RXn/TXn external input pin is sent to the data recovery block. The data recovery block operating speed is 16 times that of the baud rate, while the main receive serial shifter operates at the baud rate. After the RXn/TXn pin is sampled for the stop bit, the received data in RSRn is transferred to the receive data register, if the register is empty. The data which is received on the external RXn/TXn input pin is sampled three times by a majority detect circuit to determine the logic level that has been placed onto the RXn/TXn pin. It should be noted that the RSRn register, unlike many other registers, is not directly mapped into the Data Memory area and as such is not available to the application program for direct read/write operations. # **Receiving Data** When the UARTn receiver is receiving data, the data is serially shifted in on the external RXn/TXn input pin, LSB first. In the read mode, the TXR\_RXRn register forms a buffer between the internal bus and the receiver shift register. The TXR\_RXRn register is a four byte deep FIFO data buffer, where four bytes can be held in the FIFO while a fifth byte can continue to be received. Note that the application program must ensure that the data is read from TXR\_RXRn before the fifth byte has been completely shifted in, otherwise this fifth byte will be discarded and an overrun error OERRn will be subsequently indicated. For continuous multi-byte data transmission, it is Rev. 1.50 197 August 15, 2024 strongly recommended that the receiver uses two stop bits to avoid a receiving error caused by the accumulated error of the receiver baud rate frequency. The steps to initiate a data transfer can be summarized as follows: - Make the correct selection of BNOn, PRTn1~PRTn0, PRENn and STOPSn bits to define the word length and parity type and number of stop bits. - Setup the BRDHn and BRDLn registers and the UMODn2~UMODn0 bits to select the desired baud rate. - Set the RXENn bit to ensure that the RXn/TXn pin is used as a UARTn receiver pin. At this point the receiver will be enabled which will begin to look for a start bit. When a character is received the following sequence of events will occur: - The RXIFn bit in the UnSR register will be set when the TXR\_RXRn register has data available, the number of the available data bytes can be checked by polling the RxCNTn register content. - When the contents of the shift register have been transferred to the TXR\_RXRn register and Receiver FIFO trigger level is reached if the RIEn bit is set, then an interrupt will be generated. - If during reception, a frame error, noise error, parity error, or an overrun error has been detected, then the error flags can be set. The RXIFn bit can be cleared using the following software sequence: - 1. A UnSR register access - 2. A TXR RXRn register read execution #### **Receiving Break** Any break character received by the UARTn will be managed as a framing error. The receiver will count and expect a certain number of bit times as specified by the values programmed into the BNOn plus one or two stop bits. If the break is much longer than 13 bit times, the reception will be considered as complete after the number of bit times specified by BNOn plus one or two stop bits. The RXIFn bit is set, FERRn is set, zeros are loaded into the receive data register, interrupts are generated if appropriate and the RIDLEn bit is set. A break is regarded as a character that contains only zeros with the FERRn flag set. If a long break signal has been detected, the receiver will regard it as a data frame including a start bit, data bits and the invalid stop bit and the FERRn flag will be set. The receiver must wait for a valid stop bit before looking for the next start bit. The receiver will not make the assumption that the break condition on the line is the next start bit. The break character will be loaded into the buffer and no further data will be received until one or two stop bits are received. It should be noted that the RIDLEn read only flag will go high when the stop bits have not yet been received. The reception of a break character on the UARTn registers will result in the following: - The framing error flag, FERRn, will be set. - The receive data register, TXR\_RXRn, will be cleared. - The OERRn, NFn, PERRn, RIDLEn or RXIFn flags will possibly be set. # **Idle Status** When the receiver is reading data, which means it will be in between the detection of a start bit and the reading of a stop bit, the receiver status flag in the UnSR register, otherwise known as the RIDLEn flag, will have a zero value. In between the reception of a stop bit and the detection of the next start bit, the RIDLEn flag will have a high value, which indicates the receiver is in an idle condition. Rev. 1.50 198 August 15, 2024 #### **Receiver Interrupt** The read only receive interrupt flag RXIFn in the UnSR register is set by an edge generated by the receiver. An interrupt is generated if RIEn=1, when a word is transferred from the Receive Shift Register, RSRn, to the Receive Data Register, TXR\_RXRn. An overrun error can also generate an interrupt if RIEn=1. When a subroutine will be called with an execution time longer than the time for UARTn to receive five data bytes, if the UARTn received data could not be read in time during the subroutine execution, clear the RXENn bit to zero in advance to suspend data reception. If the UARTn interrupt could not be served in time to process the overrun error during the subroutine execution, ensure that both EMI and RXENn bits are disabled during this period, and then enable EMI and RXENn again after the subroutine execution has been completed to continue the UARTn data reception. # **Managing Receiver Errors** Several types of reception errors can occur within the UARTn module, the following section describes the various types and how they are managed by the UARTn. ### Overrun Error - OERRn The TXR\_RXRn register is composed of a four byte deep FIFO data buffer, where four bytes can be held in the FIFO register, while a fifth byte can continue to be received. Before this fifth byte has been entirely shifted in, the data should be read from the TXR\_RXRn register. If this is not done, the overrun error flag OERRn will be consequently indicated. In the event of an overrun error occurring, the following will happen: - The OERRn flag in the UnSR register will be set. - The TXR RXRn contents will not be lost. - The shift register will be overwritten. - An interrupt will be generated if the RIEn bit is set. When the OERRn flag is set to "1", it is necessary to read five data bytes from the four-byte deep receiver FIFO and the shift register immediately to avoid unexpected errors, such as the UARTn is unable to receive data. If such an error occurs, clear the RXENn bit to "0" then set it to "1" again to continue data reception. The OERRn flag can be cleared by an access to the UnSR register followed by a read to the TXR RXRn register. #### Noise Error - NFn Over-sampling is used for data recovery to identify valid incoming data and noise. If noise is detected within a frame the following will occur: - The read only noise flag, NFn, in the UnSR register will be set on the rising edge of the RXIFn bit. - Data will be transferred from the Shift register to the TXR\_RXRn register. - No interrupt will be generated. However this bit rises at the same time as the RXIFn bit which itself generates an interrupt. Note that the NFn flag is reset by a UnSR register read operation followed by a TXR\_RXRn register read operation. #### Framing Error - FERRn The read only framing error flag, FERRn, in the UnSR register, is set if a zero is detected instead of stop bits. If two stop bits are selected, both stop bits must be high; otherwise the FERRn flag will be set. The FERRn flag and the received data will be recorded in the UnSR and TXR\_RXRn registers respectively, and the flag is cleared in any reset. # Parity Error - PERRn The read only parity error flag, PERRn, in the UnSR register, is set if the parity of the received word is incorrect. This error flag is only applicable if the parity is enabled, PRENn = 1, and if the parity type, odd, even, mark or space, is selected. The read only PERRn flag and the received data will be recorded in the UnSR and TXR\_RXRn registers respectively. It is cleared on any reset, it should be noted that the flags, FERRn and PERRn, in the UnSR register should first be read by the application program before reading the data word. # **UART Interrupt Structure** Several individual UARTn conditions can generate a UARTn interrupt. When these conditions exist, a low pulse will be generated to get the attention of the microcontroller. These conditions are a transmitter data register empty, transmitter idle, receiver reaching FIFO trigger level, receiver overrun, address detect and an RXn/TXn pin wake-up. When any of these conditions are created, if the global interrupt enable bit, multi-function interrupt enable bit and its corresponding interrupt control bit are enabled and the stack is not full, the program will jump to its corresponding interrupt vector where it can be serviced before returning to the main program. Four of these conditions have the corresponding UnSR register flags which will generate a UARTn interrupt if its associated interrupt enable control bit in the UnCR2 register is set. The two transmitter interrupt conditions have their own corresponding enable control bits, while the two receiver interrupt conditions have a shared enable control bit. These enable bits can be used to mask out individual UARTn interrupt sources. The address detect condition, which is also a UARTn interrupt source, does not have an associated flag, but will generate a UARTn interrupt when an address detect condition occurs if its function is enabled by setting the ADDENn bit in the UnCR2 register. An RXn/TXn pin wake-up, which is also a UARTn interrupt source, does not have an associated flag, but will generate a UARTn interrupt if the UARTn clock (f<sub>H</sub>) source is switched off and the WAKEn and RIEn bits in the UnCR2 register are set when a falling edge on the RXn/TXn pin occurs. Note that the UnSR register flags are read only and cannot be cleared or set by the application program, neither will they be cleared when the program jumps to the corresponding interrupt servicing routine, as is the case for some of the other interrupts. The flags will be cleared automatically when certain actions are taken by the UARTn, the details of which are given in the UARTn register section. The overall UARTn interrupt can be disabled or enabled by the related interrupt enable control bits in the interrupt control registers of the microcontroller to decide whether the interrupt requested by the UARTn module is masked out or allowed. Rev. 1.50 200 August 15, 2024 UARTn Interrupt Structure (n=0~1) #### **Address Detect Mode** Setting the Address Detect Mode bit, ADDENn, in the UnCR2 register, enables this special mode. If this bit is enabled then an additional qualifier will be placed on the generation of a Receiver Data Available interrupt, which is requested by the RXIFn flag. If the ADDENn bit is enabled, then when data is available, an interrupt will only be generated, if the highest received bit has a high value. Note that the URnE, MFnE and EMI interrupt enable bits must also be enabled for correct interrupt generation. This highest address bit is the 9th bit if BNOn=1 or the 8th bit if BNOn=0. If this bit is high, then the received word will be defined as an address rather than data. A Data Available interrupt will be generated every time the last bit of the received word is set. If the ADDENn bit is not enabled, then a Receiver Data Available interrupt will be generated each time the RXIFn flag is set, irrespective of the data last bit status. The address detect mode and parity enable are mutually exclusive functions. Therefore if the address detect mode is enabled, then to ensure correct operation, the parity function should be disabled by resetting the parity enable bit PRENn to zero. | ADDE | Nn | 9th Bit if BNOn=1<br>8th Bit if BNOn=0 | UARTn Interrupt<br>Generated | | | |------|----|----------------------------------------|------------------------------|--|--| | | | 0 | √ | | | | 0 | U | 1 | √ | | | | 1 | | 0 | × | | | | | 1 | 1 | √ | | | **ADDENn Bit Function** # **UART Power Down and Wake-up** When the UARTn clock (f<sub>H</sub>) is off, the UARTn will cease to function, all clock sources to the module are shutdown. If the UARTn clock (f<sub>H</sub>) is off while a transmission is still in progress, then the transmission will be paused until the UARTn clock source derived from the microcontroller is activated. In a similar way, if the MCU enters the IDLE or SLEEP mode while receiving data, then the reception of data will likewise be paused. When the MCU enters the IDLE or SLEEP mode, note that the UnSR, UnCR1, UnCR2, UnCR3, UFCRn, RxCNTn, TXR\_RXRn as well as the BRDHn and BRDLn registers will not be affected. It is recommended to make sure first that the UARTn data transmission or reception has been finished before the microcontroller enters the IDLE or SLEEP mode. Rev. 1.50 201 August 15, 2024 The UARTn function contains a receiver RXn/TXn pin wake-up function, which is enabled or disabled by the WAKEn bit in the UnCR2 register. If this bit, along with the UARTn enable bit, UARTENn, the receiver enable bit, RXENn and the receiver interrupt bit, RIEn, are all set when the UARTn clock (f<sub>H</sub>) is off, then a falling edge on the RXn/TXn pin will trigger an RXn/TXn pin wake-up UARTn interrupt. Note that as it takes certain system clock cycles after a wake-up, before normal microcontroller operation resumes, any data received during this time on the RXn/TXn pin will be ignored. For a UARTn wake-up interrupt to occur, in addition to the bits for the wake-up being set, the global interrupt enable bit, EMI, the multi-function interrupt enable bit, MFnE, and the UARTn interrupt enable bit, URnE, must be set. If the EMI, MFnE and URnE bits are not set then only a wake up event will occur and no interrupt will be generated. Note also that as it takes certain system clock cycles after a wake-up before normal microcontroller resumes, the UARTn interrupt will not be generated until after this time has elapsed. # Comparator An independent analog comparator is contained in the device. The comparator function offers flexibility via its register controlled features such as power-down, polarity select, response time, etc. In sharing its pins with normal I/O pins the comparator does not waste precious I/O pins if the comparator function is otherwise unused. # **Comparator Operation** The device contains a comparator function which is used to compare two analog voltages and provide an output based on their difference. Any pull-high resistors connected to the shared comparator input pins will be automatically disconnected when the comparator is enabled. As the comparator inputs approach their switching level, some spurious output signals may be generated on the comparator output due to the slow rising or falling nature of the input signals. This can be minimised by the hysteresis function which will apply a small amount of positive feedback to the comparator. When the comparator operates in the normal mode, the hysteresis function will automatically be enabled. However, the hysteresis function will be disabled when the comparator operates in the input offset calibration mode. Ideally the comparator should switch at the point where the positive and negative inputs signals are at the same voltage level. However, unavoidable input offsets introduce some uncertainties here. The offset calibration function, if executed, will minimise the switching offset value. The hysteresis window will be changed for different comparator response time selections. The comparator response time is shown in the comparator electrical characteristics. Rev. 1.50 202 August 15, 2024 # **Comparator Registers** Full control over the internal comparator is provided via two control registers, CMPnC and CMPnVOS. The comparator output is recorded via a bit in the control register, but can also be transferred out onto a shared I/O pin. Additional comparator functions include output polarity, response time and power down control. As corresponding bits in these registers have identical functions, the following register table applies to the registers. | Register | er Bit | | | | | | | | |----------|--------|--------|-------|-------|--------|--------|-------|-------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CMPnC | _ | CMPnEN | CnPOL | CMPnO | CNVTn1 | CNVTn0 | _ | _ | | CMPnVOS | _ | CnOFM | CnRSP | CnOF4 | CnOF3 | CnOF2 | CnOF1 | CnOF0 | Comparator Register List (n=0) # CMPnC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|--------|-------|-------|--------|--------|---|---| | Name | _ | CMPnEN | CnPOL | CMPnO | CNVTn1 | CNVTn0 | _ | _ | | R/W | _ | R/W | R/W | R | R/W | R/W | _ | _ | | POR | _ | 0 | 0 | 0 | 0 | 0 | _ | _ | Bit 7 Unimplemented, read as "0" Bit 6 CMPnEN: Comparator n enable control 0: Disable 1: Enable This is the Comparator n on/off control bit. If the bit is zero the comparator n will be switched off and no power consumed even if analog voltages are applied to its inputs. For power sensitive applications this bit should be cleared to zero if the comparator n is not used or before the devices enter the SLEEP or IDLE mode. Note that the comparator output will be set low when this bit is cleared to zero. Bit 5 CnPOL: Comparator n output polarity selection 0: Output not inverted 1: Output inverted This is the Comparator n polarity control bit. If the bit is zero then the comparator n output bit, CMPnO, will reflect the non-inverted output condition of the comparator n. If the bit is high the comparator n output bit will be inverted. Bit 4 **CMPnO**: Comparator n output bit CnPOL=0 0: Cn+ < Cn- 1: Cn+ > Cn- CnPOL=1 0: Cn+ > Cn- 1: Cn+ < Cn- This bit is used to store the Comparator n output bit. The polarity of the bit is determined by the voltages on the comparator n inputs and by the condition of the CnPOL bit. Bit 3~2 CNVTn1~CNVTn0: Comparator n response time selection 00: Response time 0 (max.) 01: Response time 1 10: Response time 2 11: Response time 3 (min.) These bits are used to select the Comparator n response time. The detailed response time specifications are listed in the Comparator Electrical Characteristics. Bit 1~0 Unimplemented, read as "0" #### CMPnVOS Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|-------|-------|-------|-------|-------|-------|-------| | Name | _ | CnOFM | CnRSP | CnOF4 | CnOF3 | CnOF2 | CnOF1 | CnOF0 | | R/W | _ | R/W | POR | _ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | Bit 7 Unimplemented, read as "0" Bit 6 CnOFM: Comparator n operation mode selection 0: Normal operation mode 1: Input offset calibration mode This bit is used to enable the Comparator n input offset calibration mode. If the bit is zero the comparator n will operate normally. The comparator n will enter the input offset calibration mode if this bit is set high. Bit 5 CnRSP: Comparator n input offset calibration reference input selection 0: Cn- is selected as reference input 1: Cn+ is selected as reference input This is the Comparator n offset calibration reference selection bit. When the comparator n is in the offset calibration mode, the calibration reference input can come from the comparator n inputs, Cn- or Cn+, determined by this bit. This bit is only available when the comparator n operates in input offset calibration mode. Bit 4~0 CnOF4~CnOF0: Comparator n input offset calibration value These bits are used to calibrate the input offset according to the selected reference input when the Comparator n is in the offset calibration mode. Refer to the corresponding "Input Offset Calibration" section for the detailed calibration procedure. # **Input Offset Calibration** To operate in the input offset calibration mode for the Comparator n, the CnOFM bit should first be set to "1" followed by the reference input selection by configuring the CnRSP bit. Note that as the Comparator n inputs are pin-shared with I/O pins, they should be selected as the Comparator n inputs first by properly configuring the corresponding pin-shared function selection bits. The following procedures use the positive input pins as reference input for example. • Step 1 Set CnOFM=1 and CnRSP=1, the Comparator n will now operate in the comparator input offset calibration mode, S0 and S2 are on. To make sure $V_{\text{cnos}}$ as minimize as possible after calibration, the input reference voltage in calibration should be the same as input DC operating voltage in normal operation. Step 2 Set CnOF[4:0]=00000 and read the CMPnO bit. • Step 3 Increase the CnOF[4:0] value by 1 and then read the CMPnO bit. If the CMPnO bit state does not change, then repeat Step 3 until the CMPnO bit state changes. If the CMPnO bit state changes, record the CnOF field value as V<sub>CnOS1</sub> and then go to Step 4. • Step 4 Set CnOF [4:0]=11111 and read the CMPnO bit. • Step 5 Decrease the CnOF[4:0] value by 1 and then read the CMPnO bit. If the CMPnO bit state does not change, then repeat Step 5 until the CMPnO bit state changes. If the CMPnO bit state changes, record the CnOF field value as V<sub>CnOS2</sub> and then go to Step 6. • Step 6 Restore the Comparator n input offset calibration value $V_{CnOS}$ into the CnOF[4:0] bit field. The offset calibration procedure is now finished. Where $V_{CnOS}=(V_{CnOS1}+V_{CnOS2})/2$ # **Comparator Interrupt** The comparator interrupt is contained within the Multi-function interrupt. When the comparator output bit changes state, its relevant interrupt flag will be set, and if the corresponding interrupt enable bit and the Multi-function interrupt enable bit are set, then a jump to its relevant interrupt vector will be executed. Note that it is the changing state of the CMPnO bit and not the output pin which generates an interrupt. If the microcontroller is in the SLEEP or IDLE Mode and the Comparator is enabled, then if the external input lines cause the Comparator output to change state, the resulting generated interrupt flag will also generate a wake-up. If it is required to disable a wake-up from occurring, then the interrupt flag should be first set high before entering the SLEEP or IDLE Mode. # **Programming Considerations** If the comparator is enabled, it will remain active when the microcontroller enters the SLEEP or IDLE Mode, however as it will consume a certain amount of power, the user may wish to consider disabling it before the SLEEP or IDLE Mode is entered. # LCD Driver For large volume applications, which incorporate an LCD in their design, the use of a custom display rather than a more expensive character based display reduces costs significantly. However, the corresponding COM and SEG signals required, which vary in both amplitude and time, to drive such a custom display require many special considerations for proper LCD operation to occur. This device contains an LCD Driver function, which with their internal LCD signal generating circuitry and various options, will automatically generate these time and amplitude varying signals to provide a means of direct driving and easy interfacing to a range of custom LCDs. The device includes a wide range of options to enable LCD displays of various types to be driven. The table shows the range of options available for the device range. | Driver No. | Duty | Bias Level | Bias Type | Waveform Type | |------------|------|------------|-----------|---------------| | 36×4 | 1/4 | 1/3 | R | A or B | | 34×6 | 1/6 | 1/3 | R | A or B | | 32×8 | 1/8 | 1/3 | R | A or B | | 32×8 | 1/8 | 1/4 | R | A or B | **LCD Driver Output Selection** Rev. 1.50 205 August 15, 2024 Note: When the R type LCD is disabled, the DC path will be switched off. #### R Type Bias Configurations - 1/3 Bias & 1/4 Bias **Quick Charging Mode** # **LCD Memory** An area of Data Memory is especially reserved for use for the LCD display data. This data area is known as the LCD Memory. Any data written here will be automatically read by the internal display driver circuits, which will in turn automatically generate the necessary LCD driving signals. Therefore any data written into this Memory will be immediately reflected into the actual display connected to the microcontroller. Note that for the un-bonded or unused LCD SEG/COM pins the corresponding LCD display memory data bits can be used as general data bits. As the LCD Memory addresses overlap those of the General Purpose Data Memory, it is stored in its own independent Sector 4 area. The Data Memory sector to be used is chosen by using the Memory Pointer high byte register, which is a special function register in the Data Memory, with the name, MP1H or MP2H, to access the LCD Memory therefore requires first that Sector 4 is selected by writing a value of 04H to the MP1H or MP2H register. After this, the memory can then be accessed by using indirect addressing through the use of Memory Pointer low byte, MP1L or MP2L. With Sector 4 selected, then using MP1L or MP2L to read or write to the memory area, starting with address "00H" for all the devices, will result in operations to the LCD Memory. Directly addressing the LCD Display Memory can be applicable using the extended instructions for the full range address access. Rev. 1.50 206 August 15, 2024 The accompanying LCD Memory Map diagrams shows how the internal LCD Memory is mapped to the Segments and Commons of the display for the device. Note: For the Segments, only SEG0~SEG3, SEG7, SEG11, SEG14~SEG31 and SEG34~SEG45 are available. #### **LCD Memory Map** #### **LCD Clock Source** The LCD clock source is the internal clock signal, $f_{SUB}$ , divided by 8 using an internal divider circuit. The $f_{SUB}$ internal clock is supplied by either the LIRC or LXT oscillator, the choice of which is determined by a software control bit. For proper LCD operation, this arrangement is provided to generate an ideal LCD clock source frequency of 4kHz. # **LCD Register** There are three control registers, named as LCDC0, LCDC1 and LCDC2, in the Data Memory which is used to control the various setup features of the LCD Driver. Various bits in these registers control functions such as LCD waveform type, bias type, supply power selection, total bias resistor selection together with the overall LCD enable and disable control. The LCDEN bit in the LCDC0 register, which provides the overall LCD enable/disable function, will only be effective when the device is in the FAST, SLOW or IDLE Mode. If the device is in the SLEEP Mode then the display will always be disabled. Bits, RSEL2~RSEL0, in the LCDC0 register select the internal total bias resistors to supply the LCD panel with the proper bias current. A choice to best match the LCD panel used in the application can be selected also to minimise bias current. The TYPE bit in the LCDC0 register is used to select whether Type A or Type B LCD waveform signals are used. The PLCD3~PLCD0 bits in the LCDC1 register are used to select the V<sub>A</sub> voltage for R type bias circuitry. The QCT2~QCT0 bits in the same register are used to determine the quick charge time period. | Register | er Bit | | | | | | | | |----------|---------|---------|---------|----|-------|-------|-------|-------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | LCDC0 | TYPE | RCT | D5 | D4 | RSEL2 | RSEL1 | RSEL0 | LCDEN | | LCDC1 | QCT2 | QCT1 | QCT0 | _ | PLCD3 | PLCD2 | PLCD1 | PLCD0 | | LCDC2 | LCDPCK2 | LCDPCK1 | LCDPCK0 | _ | _ | DTYC1 | DTYC0 | BIAS | **LCD Register List** Rev. 1.50 207 August 15, 2024 # • LCDC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|-----|-----|-----|-------|-------|-------|-------| | Name | TYPE | RCT | D5 | D4 | RSEL2 | RSEL1 | RSEL0 | LCDEN | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 TYPE: LCD waveform type selection 0: Type A 1: Type B Bit 6 RCT: LCD bias type selection 0: R type 1: Reserved, cannot be used Bit 5~4 **D5~D4**: Reserved, must be fixed to "00" Bit 3~1 RSEL2~RSEL0: R type total bias resistors selection – for both 1/3 and 1/4 bias selections 000: 1170kΩ 001: 225kΩ 010: 60kΩ 011: Quick charging mode – switching between $60k\Omega$ and $1170k\Omega$ 1xx: Quick charging mode – switching between $60k\Omega$ and $225k\Omega$ The device provides the low power quick charging mode for R type LCD display. In quick charging mode the LCD will provide more bias current at the beginning of each COMn phase as LCD display refreshes and then provide less bias current to reduce the bias current consumption in the remaining time duration in the same COMn phase. Bit 0 LCDEN: LCD Enable control 0: Disable 1: Enable In the FAST, SLOW or IDLE mode, the LCD on/off function can be controlled by this bit. However, in the SLEEP mode, the LCD function is always switched off. #### LCDC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|---|-------|-------|-------|-------| | Name | QCT2 | QCT1 | QCT0 | _ | PLCD3 | PLCD2 | PLCD1 | PLCD0 | | R/W | R/W | R/W | R/W | _ | R/W | R/W | R/W | R/W | | POR | 0 | 0 | 0 | _ | 0 | 0 | 0 | 0 | Bit 7~5 QCT2~QCT0: R type quick charging time selection 000: 1×tsub 001: 2×tsub 010: 3×tsub 010: 3×tsub 011: 4×tsub 100: 5×tsub 101: 6×tsub 110: 7×tsub 111: 8×tsub The $t_{SUB}$ is the period of the LCD clock source $f_{SUB}$ , i.e., $1/f_{SUB}$ . Bit 4 Unimplemented, read as "0" Bit 3~0 PLCD3~PLCD0: R type bias supply voltage selection for V<sub>A</sub> mode $\begin{array}{l} 0000:\ 8/16\times V_{PLCD} \\ 0001:\ 9/16\times V_{PLCD} \\ 0010:\ 10/16\times V_{PLCD} \\ 0011:\ 11/16\times V_{PLCD} \\ 0100:\ 12/16\times V_{PLCD} \\ 0101:\ 13/16\times V_{PLCD} \\ 0110:\ 14/16\times V_{PLCD} \\ 0111:\ 15/16\times V_{PLCD} \\ 1xxx:\ V_{PLCD} \\ \end{array}$ Note that the V<sub>A</sub> voltage level has to be equal to or greater than 2.1V. # LCDC2 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|---------|---------|---|---|-------|-------|------| | Name | LCDPCK2 | LCDPCK1 | LCDPCK0 | _ | _ | DTYC1 | DTYC0 | BIAS | | R/W | R/W | R/W | R/W | _ | _ | R/W | R/W | R/W | | POR | 0 | 0 | 0 | _ | _ | 0 | 0 | 0 | Bit 7~5 LCDPCK2~LCDPCK0: C type LCD charge pump clock divider selection 000: 250Hz (f<sub>SUB</sub>/128) 001: 500Hz (f<sub>SUB</sub>/64) 010: 1kHz (f<sub>SUB</sub>/32) 011: 2kHz (f<sub>SUB</sub>/16) 100: 4kHz (f<sub>SUB</sub>/8) 101: 8kHz (f<sub>SUB</sub>/4) 110: 16kHz (f<sub>SUB</sub>/2) 111: 16kHz (f<sub>SUB</sub>/2) Note: These frequency options are figured out based on the LCD clock source of 32kHz. Bit 4~3 Unimplemented, read as "0" Bit 2~1 **DTC1~DTC0**: LCD duty selection 00: 1/4 duty – COM0~COM3 used 01: 1/6 duty – COM0~COM5 used 10: 1/8 duty – COM0~COM7 used 11: Unimplemented The unused COM pin can be configured as other pin-shared functions using the corresponding pin-shared selection register. Bit 0 BIAS: LCD bias selection 0: 1/3 bias 1: 1/4 bias # LCD Voltage Source and Biasing The time and amplitude varying signals generated by the LCD Driver function require the generation of several voltage levels for their operation. # R Type Biasing - 1/3 Bias & 1/4 Bias For R type biasing an external LCD voltage source must be supplied on pin PLCD to generate the internal biasing voltages. This could be the microcontroller power supply $V_{DD}$ or some other voltage source equal to or less than $V_{DD}$ . For the R type 1/3 bias scheme, four voltage levels $V_{SS}$ , $V_A$ , $V_B$ and $V_C$ are utilised. For the R type 1/4 bias scheme, five voltage levels $V_{SS}$ , $V_A$ , $V_B$ , $V_C$ and $V_D$ are utilised. The voltage $V_A$ is selected by the PLCD3~PLCD0 bits to be equal to a specific ratio of $V_{PLCD}$ varying from 8/16 $V_{PLCD}$ to $V_{PLCD}$ . Note that the 1/4 bias type is recommended to be used for 1/8 duty selection. Different values of internal bias resistors can be selected using the RSEL2~RESEL0 bits in the LCDC0 register. This along with the voltage on pin PLCD will determine the bias current. The VMAX pin should be connected to the VDD pin and the available maximum voltage applied to the PLCD pin is equal to $V_{DD}$ . Note that no external capacitors or resistors are required to be connected if R type biasing is used. | Bias Selection | Bias Voltage | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1/3 Bias | V <sub>A</sub> =8/16V <sub>PLCD</sub> ~V <sub>PLCD</sub> ; V <sub>B</sub> =2/3V <sub>A</sub> ; V <sub>C</sub> =1/3V <sub>A</sub> . | | 1/4 Bias | V <sub>A</sub> =8/16V <sub>PLCD</sub> ~V <sub>PLCD</sub> ; V <sub>B</sub> =3/4V <sub>A</sub> ; V <sub>C</sub> =2/4V <sub>A</sub> ; V <sub>D</sub> =1/4V <sub>A</sub> . | R Type Bias Voltage #### **LCD Reset Function** The LCD has an internal reset function that is an OR function of the inverted LCDEN bit in the LCDC0 register and the SLEEP function. When the LCDEN bit is set to 1 to enable the LCD driver function before the device enters the SLEEP mode, the LCD function will be reset after the device enters the SLEEP mode. Clearing the LCDEN bit to zero will also reset the LCD function. | MCU Reset | SLEEP Mode | LCDEN | LCD Reset | COM & SEG Voltage Level | |-----------|------------|-------|-----------|-------------------------| | No | Off | 1 | No | Normal Operation | | No | Off | 0 | Yes | Low | | No | On | Х | Yes | Low | | Yes | х | Х | Yes | Floating | Note: 1. The watchdog time-out reset in the IDLE or SLEEP Mode is excluded from the MCU Reset conditions. 2. "x": Don't care. #### **LCD Reset Function** # **LCD Driver Output** The number of COM and SEG outputs supplied by the LCD driver, as well as its biasing and waveform type selections, are dependent upon how the LCD control bits are programmed. The nature of Liquid Crystal Displays require that only AC voltages can be applied to their pixels as the application of DC voltages to LCD pixels may cause permanent damage. For this reason the relative contrast of an LCD display is controlled by the actual RMS voltage applied to each pixel, which is equal to the RMS value of the voltage on the COM pin minus the voltage applied to the SEG pin. This differential RMS voltage must be greater than the LCD saturation voltage for the pixel to be on and less than the threshold voltage for the pixel to be off. The requirement to limit the DC voltage to zero and to control as many pixels as possible with a minimum number of connections requires that both a time and amplitude signal is generated and applied to the application LCD. These time and amplitude varying signals are automatically generated by the LCD driver circuits in the microcontroller. What is known as the duty determines the number of common lines used, which are also known as backplanes or COMs. The duty, which is to have a value of 1/4 and which equates to a COM number of 4, therefore defines the number of time divisions within each LCD signal frame. Two types of signal generation are also provided, known as Type A and Type B, the required type is selected via the TYPE bit in the LCDC0 register. Type B offers lower frequency signals, however, lower frequencies may introduce flickering and influence display clarity. Rev. 1.50 210 August 15, 2024 # R Type, 4 COM, 1/3 Bias # R Type, 6 COM, 1/3 Bias # R Type, 8 COM, 1/3 Bias LCD Driver Output - Type A, 1/8 Duty, 1/3 Bias LCD Driver Output - Type B, 1/8 Duty, 1/3 Bias Rev. 1.50 216 August 15, 2024 # R Type, 8 COM, 1/4 Bias LCD Driver Output - Type A, 1/8 Duty, 1/4 Bias Rev. 1.50 218 August 15, 2024 # **Programming Considerations** Certain precautions must be taken when programming the LCD. One of these is to ensure that the LCD Memory is properly initialised after the microcontroller is powered on. Like the General Purpose Data Memory, the contents of the LCD Memory are in an unknown condition after power-on. As the contents of the LCD Memory will be mapped into the actual display, it is important to initialise this memory area into a known condition soon after applying power to obtain a proper display pattern. Consideration must also be given to the capacitive load of the actual LCD used in the application. As the load presented to the microcontroller by LCD pixels can be generally modeled as mainly capacitive in nature, it is important that this is not excessive, a point that is particularly true in the case of the COM lines which may be connected to many LCD pixels. The accompanying diagram depicts the equivalent circuit of the LCD. One additional consideration that must be taken into account is what happens when the microcontroller enters the IDLE or SLEEP Mode. The LCDEN control bit in the LCDC0 register permits the display to be powered off to reduce power consumption. If this bit is zero, the driving signals to the display will cease, producing a blank display pattern but reducing any power consumption associated with the LCD. After Power-on, note that as the LCDEN bit will be cleared to zero, the display function will be disabled. Rev. 1.50 219 August 15, 2024 # 16-bit Multiplication Division Unit - MDU The device has a 16-bit Multiplication Division Unit, MDU, which integrates a 16-bit unsigned multiplier and a 32-bit/16-bit divider. The MDU, in replacing the software multiplication and division operations, can therefore save large amounts of computing time as well as the Program and Data Memory space. It also reduces the overall microcontroller loading and results in the overall system performance improvements. 16-Bit MDU Block Diagram # **MDU Registers** The multiplication and division operations are implemented in a specific way, a specific write access sequence of a series of MDU data registers. The status register, MDUWCTRL, provides the indications for the MDU operation. The data register each is used to store the data regarded as the different operand corresponding to different MDU operations. | Register | | Bit | | | | | | | | | | |----------|-------|-------|----|----|----|----|----|----|--|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | MDUWR0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | MDUWR1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | MDUWR2 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | MDUWR3 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | MDUWR4 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | MDUWR5 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | MDUWCTRL | MDWEF | MDWOV | _ | _ | _ | _ | _ | _ | | | | **MDU Register List** ### • MDUWRn Register (n=0~5) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | Х | Х | Х | Х | Х | Х | Х | Х | "x": unknown Bit 7~0 **D7~D0**: 16-bit MDU data register n Rev. 1.50 220 August 15, 2024 ### • MDUWCTRL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|---|---|---|---|---|---| | Name | MDWEF | MDWOV | _ | _ | _ | _ | _ | _ | | R/W | R | R | _ | _ | _ | _ | _ | _ | | POR | 0 | 0 | _ | _ | _ | _ | _ | _ | Bit 7 **MDWEF**: 16-bit MDU error flag 0: Normal 1: Abnormal This bit will be set to 1 if the data register MDUWRn is written or read as the MDU operation is executing. This bit should be cleared to 0 by reading the MDUWCTRL register if it is equal to 1 and the MDU operation is completed. Bit 6 MDWOV: 16-bit MDU overflow flag 0: No overflow occurs 1: Multiplication product>FFFFH or Divisor=0 When an operation is completed, this bit will be updated by hardware to a new value corresponding to the current operation situation. Bit 5~0 Unimplemented, read as "0" ### **MDU Operation** For this MDU the multiplication or division operation is carried out in a specific way and is determined by the write access sequence of the six MDU data registers, MDUWR0~MDUWR5. The low byte data, regardless of the dividend, multiplicand, divisor or multiplier, must first be written into the corresponding MDU data register followed by the high byte data. All MDU operations will be executed after the MDUWR5 register is write-accessed together with the correct specific write access sequence of the MDUWRn. Note that it is not necessary to consecutively write data into the MDU data registers but must be in a correct write access sequence. Therefore, a non-write MDUWRn instruction or an interrupt, etc., can be inserted into the correct write access sequence without destroying the write operation. The relationship between the write access sequence and the MDU operation is shown in the following. - 32-bit/16-bit division operation: Write data sequentially into the six MDU data registers from MDUWR0 to MDUWR5. - 16-bit/16-bit division operation: Write data sequentially into the specific four MDU data registers in a sequence of MDUWR0, MDUWR1, MDUWR4 and MDUWR5 with no write access to MDUWR2 and MDUWR3. - 16-bit×16-bit multiplication operation: Write data sequentially into the specific four MDU data register in a sequence of MDUWR0, MDUWR4, MDUWR1 and MDUWR5 with no write access to MDUWR2 and MDUWR3. After the specific write access sequence is determined, the MDU will start to perform the corresponding operation. The calculation time necessary for these MDU operations are different. During the calculation time any read/write access to the six MDU data registers is forbidden. After the completion of each operation, it is necessary to check the operation status in the MDUWCTRL register to make sure that whether the operation is correct or not. Then the operation result can be read out from the corresponding MDU data registers in a specific read access sequence if the operation is correctly finished. The necessary calculation time for different MDU operations is listed in the following. - 32-bit/16-bit division operation: 17×t<sub>SYS</sub>. - 16-bit/16-bit division operation: 9×t<sub>SYS</sub>. - 16-bit×16-bit multiplication operation: 11×t<sub>sys</sub>. The operation results will be stored in the corresponding MDU data registers and should be read out from the MDU data registers in a specific read access sequence after the operation is completed. Note that it is not necessary to consecutively read data out from the MDU data registers but must be in a correct read access sequence. Therefore, a non-read MDUWRn instruction or an interrupt, etc., can be inserted into the correct read access sequence without destroying the read operation. The relationship between the operation result read access sequence and the MDU operation is shown in the following. - 32-bit/16-bit division operation: Read the quotient from MDUWR0 to MDUWR3 and remainder from MDUWR4 and MDUWR5 sequentially. - 16-bit/16-bit division operation: Read the quotient from MDUWR0 and MDUWR1 and remainder from MDUWR4 and MDUWR5 sequentially. - 16-bit×16-bit multiplication operation: Read the product sequentially from MDUWR0 to MDUWR3. The overall important points for the MDU read/write access sequence and calculation time are summarized in the following table. Note that the device should not enter the IDLE or SLEEP mode until the MDU operation is totally completed, otherwise the MDU operation will fail. | <b>Operations Items</b> | 32-bit / 16-bit Division | 16-bit / 16-bit Division | 16-bit × 16-bit Multiplication | |----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | Write Sequence First write | Dividend Byte 0 written to MDUWR0 Dividend Byte 1 written to MDUWR1 Dividend Byte 2 written to MDUWR2 Dividend Byte 3 written to MDUWR3 Divisor Byte 0 written to MDUWR4 Divisor Byte 1 written to MDUWR5 | Dividend Byte 0 written to MDUWR0<br>Dividend Byte 1 written to MDUWR1<br>Divisor Byte 0 written to MDUWR4<br>Divisor Byte 1 written to MDUWR5 | Multiplicand Byte 0 written to MDUWR0<br>Multiplier Byte 0 written to MDUWR4<br>Multiplicand Byte 1 written to MDUWR1<br>Multiplier Byte 1 written to MDUWR5 | | Calculation Time | 17 × t <sub>sys</sub> | 9 × t <sub>sys</sub> | 11 × t <sub>sys</sub> | | Read Sequence First read | Quotient Byte 0 read from MDUWR0<br>Quotient Byte 1 read from MDUWR1<br>Quotient Byte 2 read from MDUWR2<br>Quotient Byte 3 read from MDUWR3<br>Remainder Byte 0 read from MDUWR4<br>Remainder Byte 1 read from MDUWR5 | Quotient Byte 0 read from MDUWR0<br>Quotient Byte 1 read from MDUWR1<br>Remainder Byte 0 read from MDUWR4<br>Remainder Byte 1 read from MDUWR5 | Product Byte 0 read from MDUWR0 Product Byte 1 read from MDUWR1 Product Byte 2 read from MDUWR2 Product Byte 3 read from MDUWR3 | **MDU Operations Summary** # Cyclic Redundancy Check - CRC The Cyclic Redundancy Check, CRC, calculation unit is an error detection technique test algorithm and uses to verify data transmission or storage data correctness. A CRC calculation takes a data stream or a block of data as input and generates a 16-bit output remainder. Ordinarily, a data stream is suffixed by a CRC code and used as a checksum when being sent or stored. Therefore, the received or restored data stream is calculated by the same generator polynomial as described in the following section. Rev. 1.50 222 August 15, 2024 # **CRC Registers** The CRC generator contains an 8-bit CRC data input register, CRCIN, and a CRC checksum register pair, CRCDH and CRCDL. The CRCIN register is used to input new data and the CRCDH and CRCDL registers are used to hold the previous CRC calculation result. A CRC control register, CRCCR, is used to select which CRC generating polynomial is used. | Register | Bit | | | | | | | | | | |----------|-----|----|----|----|----|----|----|------|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | CRCCR | _ | _ | _ | _ | _ | _ | _ | POLY | | | | CRCIN | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | CRCDL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | CRCDH | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | **CRC Register List** # • CRCCR Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|---|------| | Name | _ | _ | _ | _ | _ | _ | _ | POLY | | R/W | _ | _ | _ | _ | _ | _ | _ | R/W | | POR | | _ | _ | _ | _ | | _ | 0 | Bit 7~1 Unimplemented, read as "0" Bit 0 **POLY**: 16-bit CRC generating polynomial selection 0: CRC-CCITT: X<sup>16</sup> + X<sup>12</sup> + X<sup>5</sup> + 1 1: CRC-16: X<sup>16</sup> + X<sup>15</sup> + X<sup>2</sup> + 1 ## CRCIN Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: CRC input data register # CRCDL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: 16-bit CRC checksum low byte data register ### CRCDH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: 16-bit CRC checksum high byte data register ## **CRC Operation** The CRC generator provides the 16-bit CRC result calculation based on the CRC16 and CCITT CRC16 polynomials. In this CRC generator, there are only these two polynomials available for the numeric values calculation. It can not support the 16-bit CRC calculations based on any other polynomials. The following two expressions can be used for the CRC generating polynomial which is determined using the POLY bit in the CRC control register, CRCCR. The CRC calculation result is called as the CRC checksum, CRCSUM, and stored in the CRC checksum register pair, CRCDH and CRCDL. - CRC-CCITT: $X^{16} + X^{12} + X^5 + 1$ - CRC-16: $X^{16} + X^{15} + X^2 + 1$ #### **CRC Computation** Each write operation to the CRCIN register creates a combination of the previous CRC value stored in the CRCDH and CRCDL registers and the new data input. The CRC unit calculates the CRC data register value is based on byte by byte. It will take one MCU instruction cycle to calculate the CRC checksum. #### **CRC Calculation Procedures:** - 1. Clear the checksum register pair, CRCDH and CRCDL. - 2. Execute an "Exclusive OR" operation with the 8-bit input data byte and the 16-bit CRCSUM high byte. The result is called the temporary CRCSUM. - 3. Shift the temporary CRCSUM value left by one bit and move a "0" into the LSB. - 4. Check the shifted temporary CRCSUM value after procedure 3. If the MSB is 0, then this shifted temporary CRCSUM will be considered as a new temporary CRCSUM. Otherwise, execute an "Exclusive OR" operation with the shifted temporary CRCSUM in procedure 3 and a data "8005H". Then the operation result will be regarded as the new temporary CRCSUM. Note that the data to be perform an "Exclusive OR" operation is "8005H" for the CRC-16 polynomial while for the CRC-CCITT polynomial the data is "1021H". - 5. Repeat the procedure 3 ~ procedure 4 until all bits of the input data byte are completely calculated. - 6. Repeat the procedure 2 ~ procedure 5 until all of the input data bytes are completely calculated. Then, the latest calculated result is the final CRC checksum, CRCSUM. ### **CRC Calculation Examples** • Write 1 byte input data into the CRCIN register and the corresponding CRC checksum are individually calculated as the following table shown. | CRC Data Input | 00H | 01H | 02H | 03H | 04H | 05H | 06H | 07H | |-----------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------| | CRC-CCITT (X <sup>16</sup> +X <sup>12</sup> +X <sup>5</sup> +1) | 0000H | 1021H | 2042H | 3063H | 4084H | 50A5H | 60C6H | 70E7H | | CRC-16 (X <sup>16</sup> +X <sup>15</sup> +X <sup>2</sup> +1) | 0000H | 8005H | 800FH | 000AH | 801BH | 001EH | 0014H | 8011H | Note: The initial value of the CRC checksum register pair, CRCDH and CRCDL, is zero before each CRC input data is written into the CRCIN register. Rev. 1.50 224 August 15, 2024 Write 4 bytes input data into the CRCIN register sequentially and the CRC checksum are sequentially listed in the following table. | CRC Data Input | CRCIN = 78H→56H→34H→12H | |-----------------------------------------------------------------|------------------------------------------| | CRC-CCITT (X <sup>16</sup> +X <sup>12</sup> +X <sup>5</sup> +1) | (CRCDH, CRCDL) = FF9FH→BBC3H→A367H→D0FAH | | CRC-16 (X <sup>16</sup> +X <sup>15</sup> +X <sup>2</sup> +1) | (CRCDH, CRCDL) = 0110h→91F1h→F2DEh→5C43h | Note: The initial value of the CRC checksum register pair, CRCDH and CRCDL, is zero before the sequential CRC data input operation. ## **Program Memory CRC Checksum Calculation Example** - 1. Clear the checksum register pair, CRCDH and CRCDL. - 2. Select the CRC-CCITT or CRC-16 polynomial as the generating polynomial using the POLY bit in the CRCCR register. - 3. Execute the table read instruction to read the program memory data value. - 4. Write the table data low byte into the CRCIN register and execute the CRC calculation with the current CRCSUM value. Then a new CRCSUM result will be obtained and stored in the CRC checksum register pair, CRCDH and CRCDL. - 5. Write the table data high byte into the CRCIN register and execute the CRC calculation with the current CRCSUM value. Then a new CRCSUM result will be obtained and stored in the CRC checksum register pair, CRCDH and CRCDL. - 6. Repeat the procedure 3 ~ procedure 5 to read the next program memory data value and execute the CRC calculation until all program memory data are read followed by the sequential CRC calculation. Then the value in the CRC checksum register pair is the final CRC calculation result. # Low Voltage Detector - LVD Each device has a Low Voltage Detector function, also known as LVD. This enables the device to monitor the power supply voltage, V<sub>DD</sub>, and provide a warning signal should it fall below a certain level. This function may be especially useful in battery applications where the supply voltage will gradually reduce as the battery ages, as it allows an early warning battery low signal to be generated. The Low Voltage Detector also has the capability of generating an interrupt signal. ### **LVD** Register The Low Voltage Detector function is controlled using a single register with the name LVDC. Three bits in this register, VLVD2 $\sim$ VLVD0, are used to select one of eight fixed voltages below which a low voltage condition will be determined. A low voltage condition is indicated when the LVDO bit is set. If the LVDO bit is low, this indicates that the $V_{DD}$ voltage is above the preset low voltage value. The LVDEN bit is used to control the overall on/off function of the low voltage detector. Setting the bit high will enable the low voltage detector. Clearing the bit to zero will switch off the internal low voltage detector circuits. As the low voltage detector will consume a certain amount of power, it may be desirable to switch off the circuit when not in use, an important consideration in power sensitive battery powered applications. Rev. 1.50 225 August 15, 2024 ### LVDC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|------|-------|---|-------|-------|-------| | Name | _ | _ | LVDO | LVDEN | _ | VLVD2 | VLVD1 | VLVD0 | | R/W | _ | _ | R | R/W | _ | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | _ | 0 | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5 LVDO: LVD output flag 0: No Low Voltage Detected 1: Low Voltage Detected Bit 4 LVDEN: Low voltage detector enable control 0: Disable 1: Enable Bit 3 Unimplemented, read as "0" Bit 2~0 VLVD2~VLVD0: LVD voltage selection 000: 1.8V 001: 2.0V 010: 2.4V 011: 2.7V 100: 3.0V 101: 3.3V 110: 3.6V 111: 4.0V ### **LVD Operation** The Low Voltage Detector function operates by comparing the power supply voltage, $V_{DD}$ , with a pre-specified voltage level stored in the LVDC register. This has a range of between 1.8V and 4.0V. When the power supply voltage, $V_{DD}$ , falls below this pre-determined value, the LVDO bit will be set high indicating a low power supply voltage condition. The Low Voltage Detector function is supplied by a reference voltage which will be automatically enabled. When the device enters the SLEEP Mode, the low voltage detector will automatically be disabled even if the LVDEN bit is high. After enabling the Low Voltage Detector, a time delay $t_{\rm LVDS}$ should be allowed for the circuitry to stabilise before reading the LVDO bit. Note also that as the $V_{\rm DD}$ voltage may rise and fall rather slowly, at the voltage nears that of $V_{\rm LVD}$ , there may be multiple bit LVDO transitions. The Low Voltage Detector also has its own interrupt which is contained within one of the Multi-function interrupts, providing an alternative means of low voltage detection, in addition to polling the LVDO bit. The interrupt will only be generated after a delay of $t_{LVD}$ after the LVDO bit has been set high by a low voltage condition. In this case, the LVF interrupt request flag will be set, causing an interrupt to be generated if $V_{DD}$ falls below the preset LVD voltage. This will cause the device to wake-up from the IDLE Mode. However, if the Low Voltage Detector wake up function is not required, then the LVF flag should be first set high before the device enters the IDLE Mode. Rev. 1.50 226 August 15, 2024 # Interrupts Interrupts are an important part of any microcontroller system. When an external event or an internal function such as a Timer Module or an A/D converter requires microcontroller attention, their corresponding interrupt will enforce a temporary suspension of the main program allowing the microcontroller to direct attention to their respective needs. The device contains several external interrupt and internal interrupts functions. The external interrupts are generated by the action of the external INT0~INT3 pins, while the internal interrupts are generated by various internal functions such as the TMs, Time Base, LVD, EEPROM, SIM, UART and the A/D converter, etc. The various interrupt enable bits, together with their associated request flags, are shown in the accompanying diagrams with their order of priority. Some interrupt sources have their own individual vector while others share the same multi-function interrupt vector. # **Interrupt Registers** Overall interrupt control, which basically means the setting of request flags when certain microcontroller conditions occur and the setting of interrupt enable bits by the application program, is controlled by a series of registers, located in the Special Purpose Data Memory, as shown in the accompanying table. The number of registers depends upon the device chosen but fall into three categories. The first is the INTC0~INTC3 registers which setup the primary interrupts, the second is the MFI0~MFI9 registers which setup the Multi-function interrupts. Finally there is an INTEG register to setup the external interrupt trigger edge type. Each register contains a number of enable bits to enable or disable individual interrupts as well as interrupt flags to indicate the presence of an interrupt request. The naming convention of these follows a specific pattern. First is listed an abbreviated interrupt type, then the (optional) number of that interrupt followed by either an "E" for enable/disable bit or "F" for request flag. | Function | Enable Bit | Request Flag | Notes | |---------------------------------|------------|--------------|--------| | Global | EMI | _ | _ | | INTn Pins | INTnE | INTnF | n=0~3 | | A/D Converter | ADE | ADF | _ | | Multi-function | MFnE | MFnF | n=0~9 | | Comparator | CPnE | CPnF | n=0 | | Time Base | TBnE | TBnF | n=0~1 | | LVD | LVE | LVF | _ | | EEPROM erase or write operation | DEE | DEF | _ | | SIM | SIME | SIMF | _ | | UART | URnE | URnF | n=0~1 | | PTM | PTMnPE | PTMnPF | n=0. 7 | | PIN | PTMnAE | PTMnAF | n=0~7 | | STM | STMnPE | STMnPF | n=0~2 | | 3 i Wi | STMnAE | STMnAF | 11-0~2 | **Interrupt Register Bit Naming Conventions** | Register | | | | В | it | | | | |----------|--------|--------|--------|--------|--------|--------|--------|--------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | INTEG | INT3S1 | INT3S0 | INT2S1 | INT2S0 | INT1S1 | INT1S0 | INT0S1 | INT0S0 | | INTC0 | _ | MF6F | INT1F | INT0F | MF6E | INT1E | INT0E | EMI | | INTC1 | ADF | MF1F | MF0F | MF7F | ADE | MF1E | MF0E | MF7E | | INTC2 | MF3F | MF9F | MF8F | MF2F | MF3E | MF9E | MF8E | MF2E | | INTC3 | MF5F | MF4F | INT3F | INT2F | MF5E | MF4E | INT3E | INT2E | | MFI0 | STM0AF | STM0PF | PTM0AF | PTM0PF | STM0AE | STM0PE | PTM0AE | PTM0PE | | MFI1 | STM1AF | STM1PF | PTM1AF | PTM1PF | STM1AE | STM1PE | PTM1AE | PTM1PE | | MFI2 | _ | _ | PTM2AF | PTM2PF | _ | _ | PTM2AE | PTM2PE | | MFI3 | SIMF | D6 | DEF | LVF | SIME | D2 | DEE | LVE | | MFI4 | STM2AF | STM2PF | PTM3AF | PTM3PF | STM2AE | STM2PE | РТМ3АЕ | PTM3PE | | MFI5 | _ | _ | UR1F | UR0F | _ | _ | UR1E | UR0E | | MFI6 | _ | CP0F | PTM4AF | PTM4PF | _ | CP0E | PTM4AE | PTM4PE | | MFI7 | _ | D6 | PTM5AF | PTM5PF | _ | D2 | PTM5AE | PTM5PE | | MFI8 | _ | TB0F | PTM6AF | PTM6PF | _ | TB0E | PTM6AE | PTM6PE | | MFI9 | _ | TB1F | PTM7AF | PTM7PF | _ | TB1E | PTM7AE | PTM7PE | Interrupt Register List Rev. 1.50 228 August 15, 2024 ### INTEG Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|--------|--------|--------|--------| | Name | INT3S1 | INT3S0 | INT2S1 | INT2S0 | INT1S1 | INT1S0 | INT0S1 | INT0S0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 INT3S1~INT3S0: Interrupt edge control for INT3 pin 00: Disable 01: Rising edge 10: Falling edge 11: Rising and falling edges Bit 5~4 INT2S1~INT2S0: Interrupt edge control for INT2 pin 00: Disable 01: Rising edge 10: Falling edge 11: Rising and falling edges Bit 3~2 INT1S1~INT1S0: Interrupt edge control for INT1 pin 00: Disable 01: Rising edge 10: Falling edge 11: Rising and falling edges Bit 1~0 INT0S1~INT0S0: Interrupt edge control for INT0 pin 00: Disable 01: Rising edge 10: Falling edge 11: Rising and falling edges # • INTC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|------|-------|-------|------|-------|-------|-----| | Name | _ | MF6F | INT1F | INT0F | MF6E | INT1E | INT0E | EMI | | R/W | _ | R/W | POR | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 Unimplemented, read as "0" Bit 6 MF6F: Multi-function 6 interrupt request flag 0: No request 1: Interrupt request Bit 5 INT1F: INT1 interrupt request flag 0: No request 1: Interrupt request Bit 4 INT0F: INT0 interrupt request flag 0: No request 1: Interrupt request Bit 3 MF6E: Multi-function 6 interrupt control 0: Disable 1: Enable Bit 2 INT1E: INT1 interrupt control 0: Disable 1: Enable Bit 1 **INT0E**: INT0 interrupt control 0: Disable 1: Enable Bit 0 EMI: Global interrupt control 0: Disable 1: Enable # • INTC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|------|------|------|-----|------|------|------| | Name | ADF | MF1F | MF0F | MF7F | ADE | MF1E | MF0E | MF7E | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 ADF: A/D Converter interrupt request flag 0: No request 1: Interrupt request Bit 6 MF1F: Multi-function 1 interrupt request flag 0: No request1: Interrupt request Bit 5 MF0F: Multi-function 0 interrupt request flag 0: No request1: Interrupt request Bit 4 MF7F: Multi-function 7 interrupt request flag 0: No request1: Interrupt request Bit 3 ADE: A/D Converter interrupt control 0: Disable 1: Enable Bit 2 MF1E: Multi-function 1 interrupt control 0: Disable 1: Enable Bit 1 MF0E: Multi-function 0 interrupt control 0: Disable 1: Enable Bit 0 MF7E: Multi-function 7 interrupt control 0: Disable1: Enable # • INTC2 Register Bit 4 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------|------| | Name | MF3F | MF9F | MF8F | MF2F | MF3E | MF9E | MF8E | MF2E | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 MF3F: Multi-function 3 interrupt request flag 0: No request1: Interrupt request Bit 6 MF9F: Multi-function 9 interrupt request flag 0: No request1: Interrupt request Bit 5 MF8F: Multi-function 8 interrupt request flag 0: No request 1: Interrupt request MF2F: Multi-function 2 interrupt request flag 0: No request1: Interrupt request Bit 3 MF3E: Multi-function 3 interrupt control 0: Disable 1: Enable Bit 2 MF9E: Multi-function 9 interrupt control 0: Disable 1: Enable Bit 1 MF8E: Multi-function 8 interrupt control 0: Disable 1: Enable Bit 0 MF2E: Multi-function 2 interrupt control 0: Disable 1: Enable ### • INTC3 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|-------|-------|------|------|-------|-------| | Name | MF5F | MF4F | INT3F | INT2F | MF5E | MF4E | INT3E | INT2E | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 MF5F: Multi-function 5 interrupt request flag 0: No request1: Interrupt request Bit 6 MF4F: Multi-function 4 interrupt request flag 0: No request1: Interrupt request Bit 5 INT3F: INT3 interrupt request flag 0: No request1: Interrupt request Bit 4 INT2F: INT2 interrupt request flag 0: No request1: Interrupt request Bit 3 MF5E: Multi-function 5 interrupt control 0: Disable 1: Enable Bit 2 MF4E: Multi-function 4 interrupt control 0: Disable 1: Enable Bit 1 INT3E: INT3 interrupt control 0: Disable 1: Enable Bit 0 INT2E: INT2 interrupt control 0: Disable 1: Enable #### MFI0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|--------|--------|--------|--------| | Name | STM0AF | STM0PF | PTM0AF | PTM0PF | STM0AE | STM0PE | PTM0AE | PTM0PE | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 STM0AF: STM0 Comparator A match Interrupt request flag 0: No request 1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 6 STM0PF: STM0 Comparator P match Interrupt request flag 0: No request1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 5 **PTM0AF**: PTM0 Comparator A match Interrupt request flag 0: No request 1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 4 **PTM0PF**: PTM0 Comparator P match Interrupt request flag 0: No request 1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 3 STM0AE: STM0 Comparator A match Interrupt control 0: Disable 1: Enable Bit 2 STM0PE: STM0 Comparator P match Interrupt control 0: Disable 1: Enable Bit 1 **PTM0AE**: PTM0 Comparator A match Interrupt control 0: Disable 1: Enable Bit 0 **PTM0PE**: PTM0 Comparator P match Interrupt control 0: Disable 1: Enable #### MFI1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|--------|--------|--------|--------| | Name | STM1AF | STM1PF | PTM1AF | PTM1PF | STM1AE | STM1PE | PTM1AE | PTM1PE | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 STM1AF: STM1 Comparator A match Interrupt request flag 0: No request 1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 6 STM1PF: STM1 Comparator P match Interrupt request flag 0: No request 1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 5 PTM1AF: PTM1 Comparator A match Interrupt request flag 0: No request 1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 4 **PTM1PF**: PTM1 Comparator P match Interrupt request flag 0: No request 1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 3 STM1AE: STM1 Comparator A match Interrupt control 0: Disable 1: Enable Bit 2 STM1PE: STM1 Comparator P match Interrupt control 0: Disable 1: Enable Bit 1 **PTM1AE**: PTM1 Comparator A match Interrupt control 0: Disable 1: Enable Bit 0 **PTM1PE**: PTM1 Comparator P match Interrupt control 0: Disable 1: Enable #### MFI2 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|--------|--------|---|---|--------|--------| | Name | _ | _ | PTM2AF | PTM2PF | _ | _ | PTM2AE | PTM2PE | | R/W | _ | _ | R/W | R/W | _ | _ | R/W | R/W | | POR | _ | _ | 0 | 0 | _ | _ | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5 PTM2AF: PTM2 Comparator A match Interrupt request flag 0: No request1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 4 **PTM2PF**: PTM2 Comparator P match Interrupt request flag 0: No request1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 3~2 Unimplemented, read as "0" Bit 1 PTM2AE: PTM2 Comparator A match Interrupt control 0: Disable 1: Enable Bit 0 **PTM2PE**: PTM2 Comparator P match Interrupt control 0: Disable 1: Enable #### MFI3 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|-----|-----|-----|------|-----|-----|-----| | Name | SIMF | D6 | DEF | LVF | SIME | D2 | DEE | LVE | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 **SIMF**: SIM Interrupt request flag 0: No request1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 6 **D6**: Reserved, must be fixed at "0" Bit 5 **DEF**: Data EEPROM Interrupt request flag 0: No request1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 4 LVF: LVD Interrupt request flag 0: No request1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 3 **SIME**: SIM Interrupt control 0: Disable1: Enable Bit 2 **D2**: Reserved, must be fixed at "0" Bit 1 **DEE**: Data EEPROM Interrupt control 0: Disable 1: Enable Bit 0 LVE: LVD Interrupt control 0: Disable 1: Enable ## • MFI4 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|--------|--------|--------|--------| | Name | STM2AF | STM2PF | PTM3AF | PTM3PF | STM2AE | STM2PE | PTM3AE | РТМ3РЕ | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 STM2AF: STM2 Comparator A match Interrupt request flag 0: No request 1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 6 STM2PF: STM2 Comparator P match Interrupt request flag 0: No request 1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 5 **PTM3AF**: PTM3 Comparator A match Interrupt request flag 0: No request 1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced Bit 4 **PTM3PF**: PTM3 Comparator P match Interrupt request flag 0: No request 1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 3 STM2AE: STM2 Comparator A match Interrupt control 0: Disable 1: Enable Bit 2 STM2PE: STM2 Comparator P match Interrupt control 0: Disable 1: Enable Bit 1 PTM3AE: PTM3 Comparator A match Interrupt control 0: Disable 1: Enable Bit 0 **PTM3PE**: PTM3 Comparator P match Interrupt control 0: Disable 1: Enable ### MFI5 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|------|------|---|---|------|------| | Name | _ | _ | UR1F | UR0F | _ | _ | UR1E | UR0E | | R/W | _ | _ | R/W | R/W | _ | _ | R/W | R/W | | POR | _ | _ | 0 | 0 | _ | _ | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5 UR1F: UART1 transfer interrupt request flag 0: No request1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 4 UR0F: UART0 transfer interrupt request flag 0: No request1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 3~2 Unimplemented, read as "0" Bit 1 UR1E: UART1 transfer interrupt control 0: Disable1: Enable Bit 0 UR0E: UART0 transfer interrupt control 0: Disable 1: Enable #### MFI6 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|------|--------|--------|---|------|--------|--------| | Name | _ | CP0F | PTM4AF | PTM4PF | _ | CP0E | PTM4AE | PTM4PE | | R/W | _ | R/W | R/W | R/W | _ | R/W | R/W | R/W | | POR | _ | 0 | 0 | 0 | _ | 0 | 0 | 0 | Bit 7 Unimplemented, read as "0" Bit 6 **CP0F**: Comparator 0 interrupt request flag 0: No request1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 5 **PTM4AF**: PTM4 Comparator A match Interrupt request flag 0: No request1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 4 PTM4PF: PTM4 Comparator P match Interrupt request flag 0: No request1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 3 Unimplemented, read as "0" Bit 2 **CP0E**: Comparator 0 interrupt control 0: Disable 1: Enable Bit 1 **PTM4AE**: PTM4 Comparator A match Interrupt control 0: Disable 1: Enable Bit 0 **PTM4PE**: PTM4 Comparator P match Interrupt control 0: Disable 1: Enable ### • MFI7 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|-----|--------|--------|---|-----|--------|--------| | Name | _ | D6 | PTM5AF | PTM5PF | _ | D2 | PTM5AE | PTM5PE | | R/W | _ | R/W | R/W | R/W | _ | R/W | R/W | R/W | | POR | _ | 0 | 0 | 0 | _ | 0 | 0 | 0 | Bit 7 Unimplemented, read as "0" Bit 6 **D6**: Reserved, must be fixed at "0" Bit 5 **PTM5AF**: PTM5 Comparator A match Interrupt request flag 0: No request1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 4 PTM5PF: PTM5 Comparator P match Interrupt request flag 0: No request1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 3 Unimplemented, read as "0" Bit 2 **D2**: Reserved, must be fixed at "0" Bit 1 **PTM5AE**: PTM5 Comparator A match Interrupt control 0: Disable 1: Enable Bit 0 **PTM5PE**: PTM5 Comparator P match Interrupt control 0: Disable 1: Enable #### MFI8 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|------|--------|--------|---|------|--------|--------| | Name | _ | TB0F | PTM6AF | PTM6PF | _ | TB0E | PTM6AE | PTM6PE | | R/W | _ | R/W | R/W | R/W | _ | R/W | R/W | R/W | | POR | _ | 0 | 0 | 0 | _ | 0 | 0 | 0 | Bit 7 Unimplemented, read as "0" Bit 6 **TB0F**: Time Base 0 interrupt request flag 0: No request1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 5 **PTM6AF**: PTM6 Comparator A match Interrupt request flag 0: No request 1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 4 **PTM6PF**: PTM6 Comparator P match Interrupt request flag 0: No request 1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 3 Unimplemented, read as "0" Bit 2 **TB0E**: Time Base 0 interrupt control 0: Disable 1: Enable Bit 1 **PTM6AE**: PTM6 Comparator A match Interrupt control 0: Disable 1: Enable Bit 0 **PTM6PE**: PTM6 Comparator P match Interrupt control 0: Disable 1: Enable #### MFI9 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|------|--------|--------|---|------|--------|--------| | Name | _ | TB1F | PTM7AF | PTM7PF | _ | TB1E | PTM7AE | PTM7PE | | R/W | _ | R/W | R/W | R/W | _ | R/W | R/W | R/W | | POR | _ | 0 | 0 | 0 | _ | 0 | 0 | 0 | Bit 7 Unimplemented, read as "0" Bit 6 TB1F: Time Base 1 interrupt request flag 0: No request1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 5 **PTM7AF**: PTM7 Comparator A match Interrupt request flag 0: No request1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 4 **PTM7PF**: PTM7 Comparator P match Interrupt request flag 0: No request1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 3 Unimplemented, read as "0" Bit 2 **TB1E**: Time Base 1 interrupt control 0: Disable 1: Enable Bit 1 **PTM7AE**: PTM7 Comparator A match Interrupt control 0: Disable 1: Enable Bit 0 **PTM7PE**: PTM7 Comparator P match Interrupt control 0: Disable 1: Enable # **Interrupt Operation** When the conditions for an interrupt event occur, such as a TM Comparator P or Comparator A or A/D conversion completion, etc, the relevant interrupt request flag will be set. Whether the request flag actually generates a program jump to the relevant interrupt vector is determined by the condition of the interrupt enable bit. If the enable bit is set high then the program will jump to its relevant vector; if the enable bit is zero then although the interrupt request flag is set an actual interrupt will not be generated and the program will not jump to the relevant interrupt vector. The global interrupt enable bit, if cleared to zero, will disable all interrupts. When an interrupt is generated, the Program Counter, which stores the address of the next instruction to be executed, will be transferred onto the stack. The Program Counter will then be loaded with a new address which will be the value of the corresponding interrupt vector. The microcontroller will then fetch its next instruction from this interrupt vector. The instruction at this vector will usually be a JMP which will jump to another section of program which is known as the interrupt service routine. Here is located the code to control the appropriate interrupt. The interrupt service routine must be terminated with a RETI, which retrieves the original Program Counter address from the stack and allows the microcontroller to continue with normal execution at the point where the interrupt occurred. Once an interrupt subroutine is serviced, all other interrupts will be blocked, as the global interrupt enable bit, EMI bit will be cleared automatically. This will prevent any further interrupt nesting from occurring. However, if other interrupt requests occur during this interval, although the interrupt will not be immediately serviced, the request flag will still be recorded. If an interrupt requires immediate servicing while the program is already in another interrupt service routine, the EMI bit should be set after entering the routine to allow interrupt nesting. If the stack is full, the interrupt request will not be acknowledged, even if the related interrupt is enabled, until the Stack Pointer is decremented. If immediate service is desired, the stack must be prevented from becoming full. In case of simultaneous requests, the Interrupt Structure diagram shows the priority that is applied. All of the interrupt request flags when set will wake-up the device if it is in SLEEP or IDLE Mode, however to prevent a wake-up from occurring the corresponding flag should be set before the device is in SLEEP or IDLE Mode. #### **External Interrupts** The external interrupts are controlled by signal transitions on the pins INT0~INT3. An external interrupt request will take place when the external interrupt request flags, INT0F~INT3F, are set, which will occur when a transition, whose type is chosen by the edge select bits, appears on the external interrupt pins. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and respective external interrupt enable bit, INT0E~INT3E, must first be set. Additionally the correct interrupt edge type must be selected using the INTEG register to enable the external interrupt function and to choose the trigger edge type. As the external interrupt pins are pin-shared with I/O pins, they can only be configured as external interrupt pins if their external interrupt enable bit in the corresponding interrupt register has been set and the external interrupt pin is selected by the corresponding pin-shared function selection bits. The pin must also be setup as an input by setting the corresponding bit in the port control register. When the interrupt is enabled, the stack is not full and the correct transition type appears on the external interrupt pin, a subroutine call to the external interrupt vector, will take place. When the interrupt is serviced, the external interrupt request flags, INT0F~INT3F, will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts. Note that any pull-high resistor selections on the external interrupt pins will remain valid even if the pin is used as an external interrupt input. The INTEG register is used to select the type of active edge that will trigger the external interrupt. A choice of either rising or falling or both edge types can be chosen to trigger an external interrupt. Note that the INTEG register can also be used to disable the external interrupt function. # A/D Converter Interrupt The A/D Converter Interrupt is controlled by the termination of an A/D conversion process. An A/D Converter Interrupt request will take place when the A/D Converter Interrupt request flag, ADF, is set, which occurs when the A/D conversion process finishes. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and A/D Interrupt enable bit, ADE, must first be set. When the interrupt is enabled, the stack is not full and the A/D conversion process has ended, a subroutine call to the A/D Converter Interrupt vector, will take place. When the Rev. 1.50 238 August 15, 2024 interrupt is serviced, the A/D Converter Interrupt flag, ADF, will be automatically cleared. The EMI bit will also be automatically cleared to disable other interrupts. ### **Multi-function Interrupts** Within the device there are ten Multi-function interrupts. Unlike the other independent interrupts, these interrupts have no independent source, but rather are formed from other existing interrupt sources, namely the TM interrupts, LVD interrupt, EEPROM erase or write operation interrupt, SIM interface interrupt, UART interface interrupts, Comparator interrupts and Time Base interrupts. A Multi-function interrupt request will take place when any of the Multi-function interrupt request flags MFnF are set. The Multi-function interrupt flags will be set when any of their included functions generate an interrupt request flag. When the Multi-function interrupt is enabled and the stack is not full, and either one of the interrupts contained within each of Multi-function interrupt occurs, a subroutine call to one of the Multi-function interrupt vectors will take place. When the interrupt is serviced, the related Multi-Function request flag will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts. However, it must be noted that, although the Multi-function Interrupt request flags will be automatically reset when the interrupt is serviced, the request flags from the original source of the Multi-function interrupts will not be automatically reset and must be manually reset by the application program. # TM Interrupts The Standard and Periodic TMs have two interrupts, one comes from the comparator A match situation and the other comes from the comparator P match situation. All of the TM interrupts are contained within the Multi-function Interrupts. For all of the TM types there are two interrupt request flags and two enable control bits. A TM interrupt request will take place when any of the TM request flags are set, a situation which occurs when a TM comparator P or A match situation happens. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, respective TM Interrupt enable bit, and relevant Multi-function Interrupt enable bit, MFnE, must first be set. When the interrupt is enabled, the stack is not full and a TM comparator match situation occurs, a subroutine call to the relevant Multi-function Interrupt vector locations, will take place. When the TM interrupt is serviced, the EMI bit will be automatically cleared to disable other interrupts. However, only the related MFnF flag will be automatically cleared. As the TM interrupt request flags will not be automatically cleared, they have to be cleared by the application program. #### Comparator Interrupt The comparator interrupt is contained within the Multi-function interrupts and controlled by the relevant internal comparator. A comparator interrupt request will take place when the comparator interrupt request flag, CP0F, is set, which occurs when the comparator output bit changes state. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, comparator interrupt enable bit, CP0E, and Multi-function interrupt enable bit must first be set. When the interrupt is enabled, the stack is not full and the comparator inputs generate a comparator output transition, a subroutine call to the Multi-function interrupt vector, will take place. When the Comparator interrupt is serviced, the EMI bit will be automatically cleared to disable other interrupts. Also the corresponding Multi-function interrupt request flag will be automatically reset. As the CP0F flag will not be automatically cleared, it has to be cleared by the application program. Rev. 1.50 239 August 15, 2024 ## **Time Base Interrupts** The function of the Time Base Interrupts is to provide regular time signal in the form of an internal interrupt. They are contained within the Multi-function interrupts and controlled by the overflow signals from their respective internal timer functions. When these happen their respective interrupt request flag, TBnF, will be set. To allow the program to branch to their respective interrupt vector addresses, the global interrupt enable bit, EMI, Time Base enable bit, TBnE, and Multi-function interrupt enable bit must first be set. When the interrupt is enabled, the stack is not full and the Time Base overflows, a subroutine call to their respective Multi-function interrupt vector location will take place. When the interrupt is serviced, the EMI bit will automatically be cleared to disable other interrupts. Also the corresponding Multi-function interrupt request flag will be automatically reset. As the interrupt request flag, TBnF, will not be automatically reset, it has to be cleared by the application program. The purpose of the Time Base Interrupts is to provide an interrupt signal at fixed time periods. Their respective clock source, $f_{PSC0}$ or $f_{PSC1}$ , originates from the internal clock source $f_{SYS}$ , $f_{SYS}/4$ or $f_{SUB}$ and then passes through a divider, the division ratio of which is selected by programming the appropriate bits in the TB0C and TB1C registers to obtain longer interrupt periods whose value ranges. The clock source which in turn controls the Time Base interrupt period is selected using the CLKSEL0[1:0] and CLKSEL1[1:0] bits in the PSC0R and PSC1R register respectively. Time Base Interrupts ### PSC0R Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|----------|----------| | Name | _ | _ | _ | _ | _ | _ | CLKSEL01 | CLKSEL00 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" Bit 1~0 CLKSEL01~CLKSEL00: Prescaler 0 clock source f<sub>PSC0</sub> selection 00: f<sub>SYS</sub> 01: f<sub>SYS</sub>/4 1x: f<sub>SUB</sub> ### PSC1R Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|----------|----------| | Name | _ | _ | _ | _ | _ | _ | CLKSEL11 | CLKSEL10 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" Bit 1~0 CLKSEL11~CLKSEL10: Prescaler 1 clock source f<sub>PSC1</sub> selection $00: f_{SYS} \\ 01: f_{SYS}/4 \\ 1x: f_{SUB}$ Rev. 1.50 240 August 15, 2024 ### • TB0C Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|---|---|---|---|------|------|------| | Name | TB0ON | _ | _ | _ | _ | TB02 | TB01 | TB00 | | R/W | R/W | _ | _ | _ | _ | R/W | R/W | R/W | | POR | 0 | _ | _ | _ | _ | 0 | 0 | 0 | Bit 7 **TB0ON**: Time Base 0 Enable Control 0: Disable 1: Enable Bit 6~3 Unimplemented, read as "0" Bit 2~0 TB02~TB00: Time Base 0 time-out period selection $\begin{array}{c} 000:\ 2^8/f_{PSC0} \\ 001:\ 2^9/f_{PSC0} \\ 010:\ 2^{10}/f_{PSC0} \\ 011:\ 2^{11}/f_{PSC0} \\ 100:\ 2^{12}/f_{PSC0} \\ 101:\ 2^{13}/f_{PSC0} \\ 101:\ 2^{14}/f_{PSC0} \\ 111:\ 2^{15}/f_{PSC0} \end{array}$ ### • TB1C Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|---|---|---|---|------|------|------| | Name | TB10N | _ | _ | _ | _ | TB12 | TB11 | TB10 | | R/W | R/W | _ | _ | _ | _ | R/W | R/W | R/W | | POR | 0 | _ | _ | _ | _ | 0 | 0 | 0 | Bit 7 **TB1ON**: Time Base 1 Enable Control 0: Disable 1: Enable Bit 6~3 Unimplemented, read as "0" Bit 2~0 TB12~TB10: Time Base 1 time-out period selection $\begin{array}{c} 000:\ 2^8/f_{PSC1} \\ 001:\ 2^9/f_{PSC1} \\ 010:\ 2^{10}/f_{PSC1} \\ 011:\ 2^{11}/f_{PSC1} \\ 100:\ 2^{12}/f_{PSC1} \\ 101:\ 2^{13}/f_{PSC1} \\ 110:\ 2^{14}/f_{PSC1} \\ 111:\ 2^{15}/f_{PSC1} \end{array}$ #### LVD Interrupt The Low Voltage Detector Interrupt is contained within the Multi-function Interrupt. An LVD Interrupt request will take place when the LVD Interrupt request flag, LVF, is set, which occurs when the Low Voltage Detector function detects a low power supply voltage. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, Low Voltage Interrupt enable bit, LVE, and associated Multi-function interrupt enable bit, must first be set. When the interrupt is enabled, the stack is not full and a low voltage condition occurs, a subroutine call to the Multi-function Interrupt vector, will take place. When the Low Voltage Interrupt is serviced, the EMI bit will be automatically cleared to disable other interrupts. However, only the Multi-function interrupt request flag will be also automatically cleared. As the LVF flag will not be automatically cleared, it has to be cleared by the application program. ## **EEPROM Interrupt** The EEPROM Interrupt is contained within the Multi-function Interrupt. An EEPROM Interrupt request will take place when the EEPROM Interrupt request flag, DEF, is set, which occurs when an EEPROM erase or write cycle ends. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, EEPROM Interrupt enable bit, DEE, and associated Multi-function interrupt enable bit must first be set. When the interrupt is enabled, the stack is not full and an EEPROM erase or write cycle ends, a subroutine call to the respective Multi-function Interrupt vector will take place. When the EEPROM Interrupt is serviced, the EMI bit will be automatically cleared to disable other interrupts. However, only the Multi-function interrupt request flag will be automatically cleared. As the DEF flag will not be automatically cleared, it has to be cleared by the application program. ### **Serial Interface Module Interrupt** The Serial Interface Module Interrupt, also known as the SIM interrupt, is contained within the Multi-function Interrupt. A SIM Interrupt request will take place when the SIM Interrupt request flag, SIMF, is set, which occurs when a byte of data has been received or transmitted by the SIM interface, an I<sup>2</sup>C slave address match or I<sup>2</sup>C bus time-out occurrence. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, the Serial Interface Interrupt enable bit, SIME, and Multi-function interrupt enable bit must first be set. When the interrupt is enabled, the stack is not full and any of the above described situations occurs, a subroutine call to the respective Multi-function Interrupt vector, will take place. When the Serial Interface Interrupt is serviced, the EMI bit will be automatically cleared to disable other interrupts, however only the Multi-function interrupt request flag will be also automatically cleared. As the SIMF flag will not be automatically cleared, it has to be cleared by the application program. ### **UART Transfer Interrupt** The UART Transfer Interrupt is contained within the Multi-function interrupt and controlled by several UARTn transfer conditions. When one of these conditions occurs, an interrupt pulse will be generated to get the attention of the microcontroller. These conditions are a transmitter data register empty, transmitter idle, receiver reaching FIFO trigger level, receiver overrun, address detect and an RXn pin wake-up. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, UARTn Interrupt enable bit, URnE, and Multi-function interrupt enable bit must first be set. When the interrupt is enabled, the stack is not full and any of the conditions described above occurs, a subroutine call to the corresponding Multi-function Interrupt vector, will take place. When the UARTn interrupt is serviced, the EMI bit will be automatically cleared to disable other interrupts. However, only the Multi-function interrupt request flag will be automatically cleared. As the UARTn Interrupt flag, URnF, will not be automatically cleared, it has to be cleared by the application program. However, the UnSR register flags will only be cleared when certain actions are taken by the UARTn, the details of which are given in the UART section. # **Interrupt Wake-up Function** Each of the interrupt functions has the capability of waking up the microcontroller when in the SLEEP or IDLE Mode. A wake-up is generated when an interrupt request flag changes from low to high and is independent of whether the interrupt is enabled or not. Therefore, even though the device is in the SLEEP or IDLE Mode and its system oscillator stopped, situations such as external edge transitions on the external interrupt pins or a low power supply voltage may cause their respective interrupt flag to be set high and consequently generate an interrupt. Care must therefore be taken if spurious wake-up situations are to be avoided. If an interrupt wake-up function is to be disabled then Rev. 1.50 242 August 15, 2024 the corresponding interrupt request flag should be set high before the device enters the SLEEP or IDLE Mode. The interrupt enable bits have no effect on the interrupt wake-up function. ### **Programming Considerations** By disabling the relevant interrupt enable bits, a requested interrupt can be prevented from being serviced, however, once an interrupt request flag is set, it will remain in this condition in the interrupt register until the corresponding interrupt is serviced or until the request flag is cleared by the application program. Where a certain interrupt is contained within a Multi-function interrupt, then when the interrupt service routine is executed, as only the Multi-function interrupt request flags, MFnF, will be automatically cleared, the individual request flag for the function needs to be cleared by the application program. It is recommended that programs do not use the "CALL" instruction within the interrupt service subroutine. Interrupts often occur in an unpredictable manner or need to be serviced immediately. If only one stack is left and the interrupt is not well controlled, the original control sequence will be damaged once a CALL subroutine is executed in the interrupt subroutine. Every interrupt has the capability of waking up the microcontroller when it is in the SLEEP or IDLE Mode, the wake up being generated when the interrupt request flag changes from low to high. If it is required to prevent a certain interrupt from waking up the microcontroller then its respective request flag should be first set high before enter SLEEP or IDLE Mode. As only the Program Counter is pushed onto the stack, then when the interrupt is serviced, if the contents of the accumulator, status register or other registers are altered by the interrupt service program, their contents should be saved to the memory at the beginning of the interrupt service routine. To return from an interrupt subroutine, either a RET or RETI instruction may be executed. The RETI instruction in addition to executing a return to the main program also automatically sets the EMI bit high to allow further interrupts. The RET instruction however only executes a return to the main program leaving the EMI bit in its present zero state and therefore disabling the execution of further interrupts. # **Configuration Options** Configuration options refer to certain options within the MCU that are programmed into the device during the programming process. During the development process, these options are selected using the HT-IDE software development tools. All options must be defined for proper system function, the details of which are shown in the table. | No. | Options | | | | | | |-------------------|------------------------------------------------------------------------|--|--|--|--|--| | Oscillator Option | | | | | | | | 1 | HIRC Frequency Selection – f <sub>HIRC</sub> :<br>8MHz, 12MHz or 16MHz | | | | | | Note: When the HIRC has been configured at a frequency shown in this table, the HIRC1 and HIRC0 bits should also be setup to select the same frequency to achieve the HIRC frequency accuracy specified in the A.C. Characteristics. Rev. 1.50 243 August 15, 2024 # **Application Circuits** Rev. 1.50 244 August 15, 2024 ### Instruction Set #### Introduction Central to the successful operation of any microcontroller is its instruction set, which is a set of program instruction codes that directs the microcontroller to perform certain operations. In the case of Holtek microcontroller, a comprehensive and flexible set of over 60 instructions is provided to enable programmers to implement their application with the minimum of programming overheads. For easier understanding of the various instruction codes, they have been subdivided into several functional groupings. ### **Instruction Timing** Most instructions are implemented within one instruction cycle. The exceptions to this are branch, call, or table read instructions where two instruction cycles are required. One instruction cycle is equal to 4 system clock cycles, therefore in the case of an 8MHz system oscillator, most instructions would be implemented within 0.5µs and branch or call instructions would be implemented within 1µs. Although instructions which require one more cycle to implement are generally limited to the JMP, CALL, RET, RETI and table read instructions, it is important to realize that any other instructions which involve manipulation of the Program Counter Low register or PCL will also take one more cycle to implement. As instructions which change the contents of the PCL will imply a direct jump to that new address, one more cycle will be required. Examples of such instructions would be "CLR PCL" or "MOV PCL, A". For the case of skip instructions, it must be noted that if the result of the comparison involves a skip operation then this will also take one more cycle, if no skip is involved then only one cycle is required. ### Moving and Transferring Data The transfer of data within the microcontroller program is one of the most frequently used operations. Making use of several kinds of MOV instructions, data can be transferred from registers to the Accumulator and vice-versa as well as being able to move specific immediate data directly into the Accumulator. One of the most important data transfer applications is to receive data from the input ports and transfer data to the output ports. ### **Arithmetic Operations** The ability to perform certain arithmetic operations and data manipulation is a necessary feature of most microcontroller applications. Within the Holtek microcontroller instruction set are a range of add and subtract instruction mnemonics to enable the necessary arithmetic to be carried out. Care must be taken to ensure correct handling of carry and borrow data when results exceed 255 for addition and less than 0 for subtraction. The increment and decrement instructions such as INC, INCA, DEC and DECA provide a simple means of increasing or decreasing by a value of one of the values in the destination specified. # **Logical and Rotate Operation** The standard logical operations such as AND, OR, XOR and CPL all have their own instruction within the Holtek microcontroller instruction set. As with the case of most instructions involving data manipulation, data must pass through the Accumulator which may involve additional programming steps. In all logical data operations, the zero flag may be set if the result of the operation is zero. Another form of logical data manipulation comes from the rotate instructions such as RR, RL, RRC and RLC which provide a simple means of rotating one bit right or left. Different rotate instructions exist depending on program requirements. Rotate instructions are useful for serial port programming applications where data can be rotated from an internal register into the Carry bit from where it can be examined and the necessary serial bit set high or low. Another application which rotate data operations are used is to implement multiplication and division calculations. #### **Branches and Control Transfer** Program branching takes the form of either jumps to specified locations using the JMP instruction or to a subroutine using the CALL instruction. They differ in the sense that in the case of a subroutine call, the program must return to the instruction immediately when the subroutine has been carried out. This is done by placing a return instruction "RET" in the subroutine which will cause the program to jump back to the address right after the CALL instruction. In the case of a JMP instruction, the program simply jumps to the desired location. There is no requirement to jump back to the original jumping off point as in the case of the CALL instruction. One special and extremely useful set of branch instructions are the conditional branches. Here a decision is first made regarding the condition of a certain data memory or individual bits. Depending upon the conditions, the program will continue with the next instruction or skip over it and jump to the following instruction. These instructions are the key to decision making and branching within the program perhaps determined by the condition of certain input switches or by the condition of internal data bits. #### **Bit Operations** The ability to provide single bit operations on Data Memory is an extremely flexible feature of all Holtek microcontrollers. This feature is especially useful for output port bit programming where individual bits or port pins can be directly set high or low using either the "SET [m].i" or "CLR [m].i" instructions respectively. The feature removes the need for programmers to first read the 8-bit output port, manipulate the input data to ensure that other bits are not changed and then output the port with the correct new data. This read-modify-write process is taken care of automatically when these bit operation instructions are used. ### **Table Read Operations** Data storage is normally implemented by using registers. However, when working with large amounts of fixed data, the volume involved often makes it inconvenient to store the fixed data in the Data Memory. To overcome this problem, Holtek microcontrollers allow an area of Program Memory to be setup as a table where data can be directly stored. A set of easy to use instructions provides the means by which this fixed data can be referenced and retrieved from the Program Memory. #### Other Operations In addition to the above functional instructions, a range of other instructions also exist such as the "HALT" instruction for Power-down operations and instructions to control the operation of the Watchdog Timer for reliable program operations under extreme electric or electromagnetic environments. For their relevant operations, refer to the functional related sections. Rev. 1.50 246 August 15, 2024 # **Instruction Set Summary** The instructions related to the data memory access in the following table can be used when the desired data memory is located in Data Memory sector 0. # **Table Conventions** x: Bits immediate data m: Data Memory address A: Accumulator i: 0~7 number of bits addr: Program memory address | | December 2 | Constant | Flori Affordad | |-----------------|-----------------------------------------------------------------|-------------------|----------------------| | Mnemonic | Description | Cycles | Flag Affected | | Arithmetic | T | I . | | | ADD A,[m] | Add Data Memory to ACC | 1 | Z, C, AC, OV, SC | | ADDM A,[m] | Add ACC to Data Memory | 1 Note | Z, C, AC, OV, SC | | ADD A,x | Add immediate data to ACC | 1 | Z, C, AC, OV, SC | | ADC A,[m] | Add Data Memory to ACC with Carry | 1 | Z, C, AC, OV, SC | | ADCM A,[m] | Add ACC to Data memory with Carry | 1 Note | Z, C, AC, OV, SC | | SUB A,x | Subtract immediate data from the ACC | 1 | Z, C, AC, OV, SC, CZ | | SUB A,[m] | Subtract Data Memory from ACC | 1 | Z, C, AC, OV, SC, CZ | | SUBM A,[m] | Subtract Data Memory from ACC with result in Data Memory | 1 <sup>Note</sup> | Z, C, AC, OV, SC, CZ | | SBC A,x | Subtract immediate data from ACC with Carry | 1 | Z, C, AC, OV, SC, CZ | | SBC A,[m] | Subtract Data Memory from ACC with Carry | 1 | Z, C, AC, OV, SC, CZ | | SBCM A,[m] | Subtract Data Memory from ACC with Carry, result in Data Memory | 1 <sup>Note</sup> | Z, C, AC, OV, SC, CZ | | DAA [m] | Decimal adjust ACC for Addition with result in Data Memory | 1 <sup>Note</sup> | С | | Logic Operation | on | | | | AND A,[m] | Logical AND Data Memory to ACC | 1 | Z | | OR A,[m] | Logical OR Data Memory to ACC | 1 | Z | | XOR A,[m] | Logical XOR Data Memory to ACC | 1 | Z | | ANDM A,[m] | Logical AND ACC to Data Memory | 1 Note | Z | | ORM A,[m] | Logical OR ACC to Data Memory | 1 Note | Z | | XORM A,[m] | Logical XOR ACC to Data Memory | 1 Note | Z | | AND A,x | Logical AND immediate Data to ACC | 1 | Z | | OR A,x | Logical OR immediate Data to ACC | 1 | Z | | XOR A,x | Logical XOR immediate Data to ACC | 1 | Z | | CPL [m] | Complement Data Memory | 1 <sup>Note</sup> | Z | | CPLA [m] | Complement Data Memory with result in ACC | 1 | Z | | Increment & D | Pecrement | | , | | INCA [m] | Increment Data Memory with result in ACC | 1 | Z | | INC [m] | Increment Data Memory | 1 Note | Z | | DECA [m] | Decrement Data Memory with result in ACC | 1 | Z | | DEC [m] | Decrement Data Memory | 1 <sup>Note</sup> | Z | | Rotate | | | | | RRA [m] | Rotate Data Memory right with result in ACC | 1 | None | | RR [m] | Rotate Data Memory right | 1 <sup>Note</sup> | None | | RRCA [m] | Rotate Data Memory right through Carry with result in ACC | 1 | С | | RRC [m] | Rotate Data Memory right through Carry | 1 <sup>Note</sup> | С | | RLA [m] | Rotate Data Memory left with result in ACC | 1 | None | | RL [m] | Rotate Data Memory left | 1 Note | None | | RLCA [m] | Rotate Data Memory left through Carry with result in ACC | 1 | С | | RLC [m] | Rotate Data Memory left through Carry | 1 <sup>Note</sup> | С | | Mnemonic | Description | Cycles | Flag Affected | |---------------|-------------------------------------------------------------------------------------------|-------------------|---------------| | Data Move | | | | | MOV A,[m] | Move Data Memory to ACC | 1 | None | | MOV [m],A | Move ACC to Data Memory | 1 <sup>Note</sup> | None | | MOV A,x | Move immediate data to ACC | 1 | None | | Bit Operation | | | | | CLR [m].i | Clear bit of Data Memory | 1 <sup>Note</sup> | None | | SET [m].i | Set bit of Data Memory | 1 <sup>Note</sup> | None | | Branch Opera | tion | | | | JMP addr | Jump unconditionally | 2 | None | | SZ [m] | Skip if Data Memory is zero | 1 <sup>Note</sup> | None | | SZA [m] | Skip if Data Memory is zero with data movement to ACC | 1 <sup>Note</sup> | None | | SZ [m].i | Skip if bit i of Data Memory is zero | 1 <sup>Note</sup> | None | | SNZ [m] | Skip if Data Memory is not zero | 1 <sup>Note</sup> | None | | SNZ [m].i | Skip if bit i of Data Memory is not zero | 1 <sup>Note</sup> | None | | SIZ [m] | Skip if increment Data Memory is zero | 1 <sup>Note</sup> | None | | SDZ [m] | Skip if decrement Data Memory is zero | 1 <sup>Note</sup> | None | | SIZA [m] | Skip if increment Data Memory is zero with result in ACC | 1 <sup>Note</sup> | None | | SDZA [m] | Skip if decrement Data Memory is zero with result in ACC | 1 <sup>Note</sup> | None | | CALL addr | Subroutine call | 2 | None | | RET | Return from subroutine | 2 | None | | RET A,x | Return from subroutine and load immediate data to ACC | 2 | None | | RETI | Return from interrupt | 2 | None | | Table Read Op | peration | | | | TABRD [m] | Read table (specific page) to TBLH and Data Memory | 2 <sup>Note</sup> | None | | TABRDL [m] | Read table (last page) to TBLH and Data Memory | 2 <sup>Note</sup> | None | | ITABRD [m] | Increment table pointer TBLP first and Read table (specific page) to TBLH and Data Memory | 2 <sup>Note</sup> | None | | ITABRDL [m] | Increment table pointer TBLP first and Read table (last page) to TBLH and Data Memory | 2 <sup>Note</sup> | None | | Miscellaneous | <b>3</b> | | | | NOP | No operation | 1 | None | | CLR [m] | Clear Data Memory | 1 <sup>Note</sup> | None | | SET [m] | Set Data Memory | 1 <sup>Note</sup> | None | | CLR WDT | Clear Watchdog Timer | 1 | TO, PDF | | SWAP [m] | Swap nibbles of Data Memory | 1 <sup>Note</sup> | None | | SWAPA [m] | Swap nibbles of Data Memory with result in ACC | 1 | None | | HALT | Enter power down mode | 1 | TO, PDF | Note: 1. For skip instructions, if the result of the comparison involves a skip then two cycles are required, if no skip takes place only one cycle is required. Rev. 1.50 248 August 15, 2024 <sup>2.</sup> Any instruction which changes the contents of the PCL will also require 2 cycles for execution. ### **Extended Instruction Set** The extended instructions are used to support the full range address access for the data memory. When the accessed data memory is located in any data memory sector except sector 0, the extended instruction can be used to directly access the data memory instead of using the indirect addressing access. This can not only reduce the use of Flash memory space but also improve the CPU execution efficiency. | Mnemonic | Description | Cycles | Flag Affected | | |-----------------|-----------------------------------------------------------------|-------------------|----------------------|--| | Arithmetic | | | | | | LADD A,[m] | Add Data Memory to ACC | 2 | Z, C, AC, OV, SC | | | LADDM A,[m] | Add ACC to Data Memory | 2 <sup>Note</sup> | Z, C, AC, OV, SC | | | LADC A,[m] | Add Data Memory to ACC with Carry | 2 | Z, C, AC, OV, SC | | | LADCM A,[m] | Add ACC to Data memory with Carry | 2 <sup>Note</sup> | Z, C, AC, OV, SC | | | LSUB A,[m] | Subtract Data Memory from ACC | 2 | Z, C, AC, OV, SC, CZ | | | LSUBM A,[m] | Subtract Data Memory from ACC with result in Data Memory | 2 <sup>Note</sup> | Z, C, AC, OV, SC, CZ | | | LSBC A,[m] | Subtract Data Memory from ACC with Carry | 2 | Z, C, AC, OV, SC, CZ | | | LSBCM A,[m] | Subtract Data Memory from ACC with Carry, result in Data Memory | 2 <sup>Note</sup> | Z, C, AC, OV, SC, CZ | | | LDAA [m] | Decimal adjust ACC for Addition with result in Data Memory | 2 <sup>Note</sup> | С | | | Logic Operation | | | | | | LAND A,[m] | Logical AND Data Memory to ACC | 2 | Z | | | LOR A,[m] | Logical OR Data Memory to ACC | 2 | Z | | | LXOR A,[m] | Logical XOR Data Memory to ACC | 2 | Z | | | LANDM A,[m] | Logical AND ACC to Data Memory | 2 <sup>Note</sup> | Z | | | LORM A,[m] | Logical OR ACC to Data Memory | 2 <sup>Note</sup> | Z | | | LXORM A,[m] | Logical XOR ACC to Data Memory | 2 <sup>Note</sup> | Z | | | LCPL [m] | Complement Data Memory | 2 <sup>Note</sup> | Z | | | LCPLA [m] | Complement Data Memory with result in ACC | 2 | Z | | | Increment & D | ecrement | | | | | LINCA [m] | Increment Data Memory with result in ACC | 2 | Z | | | LINC [m] | Increment Data Memory | 2 <sup>Note</sup> | Z | | | LDECA [m] | Decrement Data Memory with result in ACC | 2 | Z | | | LDEC [m] | Decrement Data Memory | 2 <sup>Note</sup> | Z | | | Rotate | | | | | | LRRA [m] | Rotate Data Memory right with result in ACC | 2 | None | | | LRR [m] | Rotate Data Memory right | 2 <sup>Note</sup> | None | | | LRRCA [m] | Rotate Data Memory right through Carry with result in ACC | 2 | С | | | LRRC [m] | Rotate Data Memory right through Carry | 2 <sup>Note</sup> | С | | | LRLA [m] | Rotate Data Memory left with result in ACC | 2 | None | | | LRL [m] | Rotate Data Memory left | 2 <sup>Note</sup> | None | | | LRLCA [m] | Rotate Data Memory left through Carry with result in ACC | 2 | С | | | LRLC [m] | Rotate Data Memory left through Carry | 2 <sup>Note</sup> | С | | | Data Move | | | | | | LMOV A,[m] | Move Data Memory to ACC | 2 | None | | | LMOV [m],A | Move ACC to Data Memory | 2 <sup>Note</sup> | None | | | Bit Operation | | | | | | LCLR [m].i | Clear bit of Data Memory | 2 <sup>Note</sup> | None | | | LSET [m].i | Set bit of Data Memory | 2 <sup>Note</sup> | None | | | Mnemonic | Description | Cycles | Flag Affected | |---------------|-------------------------------------------------------------------------------------------|-------------------|---------------| | Branch | | | | | LSZ [m] | Skip if Data Memory is zero | 2 <sup>Note</sup> | None | | LSZA [m] | Skip if Data Memory is zero with data movement to ACC | 2 <sup>Note</sup> | None | | LSNZ [m] | Skip if Data Memory is not zero | 2 <sup>Note</sup> | None | | LSZ [m].i | Skip if bit i of Data Memory is zero | 2 <sup>Note</sup> | None | | LSNZ [m].i | Skip if bit i of Data Memory is not zero | 2 <sup>Note</sup> | None | | LSIZ [m] | Skip if increment Data Memory is zero | 2 <sup>Note</sup> | None | | LSDZ [m] | Skip if decrement Data Memory is zero | 2 <sup>Note</sup> | None | | LSIZA [m] | Skip if increment Data Memory is zero with result in ACC | 2 <sup>Note</sup> | None | | LSDZA [m] | Skip if decrement Data Memory is zero with result in ACC | 2 <sup>Note</sup> | None | | Table Read | | | | | LTABRD [m] | Read table (specific page) to TBLH and Data Memory | 3 <sup>Note</sup> | None | | LTABRDL [m] | Read table (last page) to TBLH and Data Memory | 3 <sup>Note</sup> | None | | LITABRD [m] | Increment table pointer TBLP first and Read table (specific page) to TBLH and Data Memory | 3 <sup>Note</sup> | None | | LITABRDL [m] | Increment table pointer TBLP first and Read table (last page) to TBLH and Data Memory | 3 <sup>Note</sup> | None | | Miscellaneous | | | | | LCLR [m] | Clear Data Memory | 2 <sup>Note</sup> | None | | LSET [m] | Set Data Memory | 2 <sup>Note</sup> | None | | LSWAP [m] | Swap nibbles of Data Memory | 2 <sup>Note</sup> | None | | LSWAPA [m] | Swap nibbles of Data Memory with result in ACC | 2 | None | Note: 1. For these extended skip instructions, if the result of the comparison involves a skip then three cycles are required, if no skip takes place two cycles is required. Rev. 1.50 250 August 15, 2024 <sup>2.</sup> Any extended instruction which changes the contents of the PCL register will also require three cycles for execution. # **Instruction Definition** ADC A,[m] Add Data Memory to ACC with Carry Description The contents of the specified Data Memory, Accumulator and the carry flag are added. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC + [m] + C$ Affected flag(s) OV, Z, AC, C, SC ADCM A,[m] Add ACC to Data Memory with Carry Description The contents of the specified Data Memory, Accumulator and the carry flag are added. The result is stored in the specified Data Memory. $\label{eq:operation} \begin{aligned} &\text{Operation} && [m] \leftarrow ACC + [m] + C \\ &\text{Affected flag(s)} && \text{OV, Z, AC, C, SC} \end{aligned}$ ADD A,[m] Add Data Memory to ACC Description The contents of the specified Data Memory and the Accumulator are added. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC + [m]$ Affected flag(s) OV, Z, AC, C, SC **ADD A,x** Add immediate data to ACC Description The contents of the Accumulator and the specified immediate data are added. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC + x$ Affected flag(s) OV, Z, AC, C, SC ADDM A,[m] Add ACC to Data Memory Description The contents of the specified Data Memory and the Accumulator are added. The result is stored in the specified Data Memory. Operation $[m] \leftarrow ACC + [m]$ Affected flag(s) OV, Z, AC, C, SC **AND A,[m]** Logical AND Data Memory to ACC Description Data in the Accumulator and the specified Data Memory perform a bitwise logical AND operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC$ "AND" [m] Affected flag(s) Z AND A,x Logical AND immediate data to ACC Description Data in the Accumulator and the specified immediate data perform a bit wise logical AND operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC$ "AND" x Affected flag(s) Z ANDM A,[m] Logical AND ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical AND operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC \text{ "AND" } [m]$ Affected flag(s) Z CALL addr Subroutine call Description Unconditionally calls a subroutine at the specified address. The Program Counter then increments by 1 to obtain the address of the next instruction which is then pushed onto the stack. The specified address is then loaded and the program continues execution from this new address. As this instruction requires an additional operation, it is a two cycle instruction. Operation Stack $\leftarrow$ Program Counter + 1 Program Counter ← addr Affected flag(s) None **CLR [m]** Clear Data Memory Description Each bit of the specified Data Memory is cleared to 0. Operation $[m] \leftarrow 00H$ Affected flag(s) None CLR [m].i Clear bit of Data Memory Description Bit i of the specified Data Memory is cleared to 0. $\begin{aligned} & \text{Operation} & & [m].i \leftarrow 0 \\ & \text{Affected flag(s)} & & \text{None} \end{aligned}$ **CLR WDT** Clear Watchdog Timer Description The TO, PDF flags and the WDT are all cleared. Operation WDT cleared $TO \leftarrow 0$ $PDF \leftarrow 0$ Affected flag(s) TO, PDF **CPL [m]** Complement Data Memory Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which previously contained a 1 are changed to 0 and vice versa. Operation $[m] \leftarrow [m]$ Affected flag(s) Z **CPLA [m]** Complement Data Memory with result in ACC Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which previously contained a 1 are changed to 0 and vice versa. The complemented result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m]$ Affected flag(s) Z **DAA [m]** Decimal-Adjust ACC for addition with result in Data Memory Description Convert the contents of the Accumulator value to a BCD (Binary Coded Decimal) value resulting from the previous addition of two BCD variables. If the low nibble is greater than 9 or if AC flag is set, then a value of 6 will be added to the low nibble. Otherwise the low nibble remains unchanged. If the high nibble is greater than 9 or if the C flag is set, then a value of 6 will be added to the high nibble. Essentially, the decimal conversion is performed by adding 00H, 06H, 60H or 66H depending on the Accumulator and flag conditions. Only the C flag may be affected by this instruction which indicates that if the original BCD sum is greater than 100, it allows multiple precision decimal addition. Operation $[m] \leftarrow ACC + 00H$ or $[m] \leftarrow ACC + 06H \text{ or}$ $[m] \leftarrow ACC + 60H \text{ or}$ $[m] \leftarrow ACC + 66H$ Affected flag(s) **DEC [m]** Decrement Data Memory Description Data in the specified Data Memory is decremented by 1. Operation $[m] \leftarrow [m] - 1$ Affected flag(s) Z **DECA [m]** Decrement Data Memory with result in ACC Description Data in the specified Data Memory is decremented by 1. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m] - 1$ Affected flag(s) Z **HALT** Enter power down mode Description This instruction stops the program execution and turns off the system clock. The contents of the Data Memory and registers are retained. The WDT and prescaler are cleared. The power down flag PDF is set and the WDT time-out flag TO is cleared. Operation $TO \leftarrow 0$ $PDF \leftarrow 1$ Affected flag(s) TO, PDF INC [m] Increment Data Memory Description Data in the specified Data Memory is incremented by 1. Operation $[m] \leftarrow [m] + 1$ Affected flag(s) Z **INCA [m]** Increment Data Memory with result in ACC Description Data in the specified Data Memory is incremented by 1. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m] + 1$ JMP addr Jump unconditionally Description The contents of the Program Counter are replaced with the specified address. Program execution then continues from this new address. As this requires the insertion of a dummy instruction while the new address is loaded, it is a two cycle instruction. Operation Program Counter ← addr Affected flag(s) None MOV A,[m] Move Data Memory to ACC Description The contents of the specified Data Memory are copied to the Accumulator. Operation $ACC \leftarrow [m]$ Affected flag(s) None **MOV A,x** Move immediate data to ACC Description The immediate data specified is loaded into the Accumulator. Operation $ACC \leftarrow x$ Affected flag(s) None MOV [m],A Move ACC to Data Memory Description The contents of the Accumulator are copied to the specified Data Memory. Operation $[m] \leftarrow ACC$ Affected flag(s) None **NOP** No operation Description No operation is performed. Execution continues with the next instruction. Operation No operation Affected flag(s) None **OR A,[m]** Logical OR Data Memory to ACC Description Data in the Accumulator and the specified Data Memory perform a bitwise logical OR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC$ "OR" [m] Affected flag(s) Z **OR A,x** Logical OR immediate data to ACC Description Data in the Accumulator and the specified immediate data perform a bitwise logical OR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC$ "OR" x Affected flag(s) Z **ORM A,[m]** Logical OR ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical OR operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC "OR" [m]$ Affected flag(s) Z Rev. 1.50 254 August 15, 2024 **RET** Return from subroutine Description The Program Counter is restored from the stack. Program execution continues at the restored address. Operation Program Counter ← Stack Affected flag(s) None **RET A,x** Return from subroutine and load immediate data to ACC Description The Program Counter is restored from the stack and the Accumulator loaded with the specified immediate data. Program execution continues at the restored address. Operation Program Counter ← Stack $ACC \leftarrow x$ Affected flag(s) None **RETI** Return from interrupt Description The Program Counter is restored from the stack and the interrupts are re-enabled by setting the EMI bit. EMI is the master interrupt global enable bit. If an interrupt was pending when the RETI instruction is executed, the pending Interrupt routine will be processed before returning to the main program. Operation Program Counter ← Stack $EMI \leftarrow 1$ Affected flag(s) None RL [m] Rotate Data Memory left Description The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0. Operation $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$ $[m].0 \leftarrow [m].7$ Affected flag(s) None **RLA [m]** Rotate Data Memory left with result in ACC Description The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC. $(i+1) \leftarrow [m].i; (i=0\sim6)$ $ACC.0 \leftarrow [m].7$ Affected flag(s) None **RLC [m]** Rotate Data Memory left through Carry Description The contents of the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces the Carry bit and the original carry flag is rotated into bit 0. Operation $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$ $[m].0 \leftarrow C$ $C \leftarrow [m].7$ **RLCA [m]** Rotate Data Memory left through Carry with result in ACC Description Data in the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces the Carry bit and the original carry flag is rotated into the bit 0. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.(i+1) $\leftarrow$ [m].i; (i=0 $\sim$ 6) $ACC.0 \leftarrow C$ $C \leftarrow [m].7$ Affected flag(s) C RR [m] Rotate Data Memory right Description The contents of the specified Data Memory are rotated right by 1 bit with bit 0 rotated into bit 7. Operation [m].i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $[m].7 \leftarrow [m].0$ Affected flag(s) None **RRA** [m] Rotate Data Memory right with result in ACC Description Data in the specified Data Memory is rotated right by 1 bit with bit 0 rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $ACC.7 \leftarrow [m].0$ Affected flag(s) None **RRC [m]** Rotate Data Memory right through Carry Description The contents of the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 replaces the Carry bit and the original carry flag is rotated into bit 7. Operation [m].i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $[m].7 \leftarrow C$ $C \leftarrow [m].0$ Affected flag(s) C RRCA [m] Rotate Data Memory right through Carry with result in ACC Description Data in the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 replaces the Carry bit and the original carry flag is rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $ACC.7 \leftarrow C$ $C \leftarrow [m].0$ Affected flag(s) C SBC A,[m] Subtract Data Memory from ACC with Carry Description The contents of the specified Data Memory and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - [m] - C$ Affected flag(s) OV, Z, AC, C, SC, CZ **SBC A, x** Subtract immediate data from ACC with Carry Description The immediate data and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - [m] - C$ Affected flag(s) OV, Z, AC, C, SC, CZ SBCM A,[m] Subtract Data Memory from ACC with Carry and result in Data Memory Description The contents of the specified Data Memory and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. $\begin{aligned} & \text{Operation} & & & [m] \leftarrow ACC - [m] - C \\ & \text{Affected flag(s)} & & \text{OV, Z, AC, C, SC, CZ} \end{aligned}$ **SDZ [m]** Skip if decrement Data Memory is 0 Description The contents of the specified Data Memory are first decremented by 1. If the result is 0 the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $[m] \leftarrow [m] - 1$ Skip if [m]=0 Affected flag(s) None **SDZA [m]** Skip if decrement Data Memory is zero with result in ACC Description The contents of the specified Data Memory are first decremented by 1. If the result is 0, the following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0, the program proceeds with the following instruction. Operation $ACC \leftarrow [m] - 1$ Skip if ACC=0 Affected flag(s) None SET [m] Set Data Memory Description Each bit of the specified Data Memory is set to 1. Operation $[m] \leftarrow FFH$ Affected flag(s) None **SET [m].i** Set bit of Data Memory Description Bit i of the specified Data Memory is set to 1. $\begin{array}{ll} \text{Operation} & \quad [m].i \leftarrow 1 \\ \text{Affected flag(s)} & \quad \text{None} \end{array}$ **SIZ [m]** Skip if increment Data Memory is 0 Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $[m] \leftarrow [m] + 1$ Skip if [m]=0 Affected flag(s) None **SIZA [m]** Skip if increment Data Memory is zero with result in ACC Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $ACC \leftarrow [m] + 1$ Skip if ACC=0 Affected flag(s) None **SNZ** [m].i Skip if bit i of Data Memory is not 0 Description If bit i of the specified Data Memory is not 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is 0 the program proceeds with the following instruction. Operation Skip if [m]. $i \neq 0$ Affected flag(s) None **SNZ [m]** Skip if Data Memory is not 0 Description The contents of the specified Data Memory are read out and then written back to the specified Data Memory again. If the specified Data Memory is not 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is 0 the program proceeds with the following instruction. Operation Skip if $[m] \neq 0$ Affected flag(s) None SUB A,[m] Subtract Data Memory from ACC Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - [m]$ Affected flag(s) OV, Z, AC, C, SC, CZ **SUBM A,[m]** Subtract Data Memory from ACC with result in Data Memory Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $[m] \leftarrow ACC - [m]$ Affected flag(s) OV, Z, AC, C, SC, CZ **SUB A,x** Subtract immediate data from ACC Description The immediate data specified by the code is subtracted from the contents of the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - x$ Affected flag(s) OV, Z, AC, C, SC, CZ **SWAP [m]** Swap nibbles of Data Memory Description The low-order and high-order nibbles of the specified Data Memory are interchanged. Operation [m].3 $\sim$ [m].0 $\leftrightarrow$ [m].7 $\sim$ [m].4 Affected flag(s) None **SWAPA [m]** Swap nibbles of Data Memory with result in ACC Description The low-order and high-order nibbles of the specified Data Memory are interchanged. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC.3\sim ACC.0 \leftarrow [m].7\sim [m].4$ $ACC.7 \sim ACC.4 \leftarrow [m].3 \sim [m].0$ Affected flag(s) None **SZ [m]** Skip if Data Memory is 0 Description The contents of the specified Data Memory are read out and then written back to the specified Data Memory again. If the contents of the specified Data Memory is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation Skip if [m]=0 Affected flag(s) None **SZA [m]** Skip if Data Memory is 0 with data movement to ACC Description The contents of the specified Data Memory are copied to the Accumulator. If the value is zero, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $ACC \leftarrow [m]$ Skip if [m]=0 Affected flag(s) None **SZ [m].i** Skip if bit i of Data Memory is 0 Description If bit i of the specified Data Memory is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0, the program proceeds with the following instruction. Operation Skip if [m].i=0 Affected flag(s) None **TABRD [m]** Read table (specific page) to TBLH and Data Memory Description The low byte of the program code (specific page) addressed by the table pointer (TBLP and TBHP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow program \ code \ (low \ byte)$ TBLH ← program code (high byte) Affected flag(s) None **TABRDL [m]** Read table (last page) to TBLH and Data Memory Description The low byte of the program code (last page) addressed by the table pointer (TBLP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow program code (low byte)$ TBLH ← program code (high byte) Affected flag(s) None **ITABRD [m]** Increment table pointer low byte first and read table (specific page) to TBLH and Data Memory Description Increment table pointer low byte, TBLP, first and then the program code (specific page) addressed by the table pointer (TBHP and TBLP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow program code (low byte)$ TBLH ← program code (high byte) Affected flag(s) None **ITABRDL [m]** Increment table pointer low byte first and read table (last page) to TBLH and Data Memory Description Increment table pointer low byte, TBLP, first and then the low byte of the program code (last page) addressed by the table pointer (TBLP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow program code (low byte)$ TBLH ← program code (high byte) Affected flag(s) None XOR A,[m] Logical XOR Data Memory to ACC Description Data in the Accumulator and the specified Data Memory perform a bitwise logical XOR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC \text{"XOR" [m]}$ Affected flag(s) Z **XORM A,[m]** Logical XOR ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical XOR operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC "XOR" [m]$ Affected flag(s) Z **XOR A,x** Logical XOR immediate data to ACC Description Data in the Accumulator and the specified immediate data perform a bitwise logical XOR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC$ "XOR" x Affected flag(s) Z Rev. 1.50 260 August 15, 2024 ## **Extended Instruction Definition** The extended instructions are used to directly access the data stored in any data memory sections. **LADC A,[m]** Add Data Memory to ACC with Carry Description The contents of the specified Data Memory, Accumulator and the carry flag are added. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC + [m] + C$ Affected flag(s) OV, Z, AC, C, SC **LADCM A,[m]** Add ACC to Data Memory with Carry Description The contents of the specified Data Memory, Accumulator and the carry flag are added. The result is stored in the specified Data Memory. Operation $[m] \leftarrow ACC + [m] + C$ Affected flag(s) OV, Z, AC, C, SC LADD A,[m] Add Data Memory to ACC Description The contents of the specified Data Memory and the Accumulator are added. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC + [m]$ Affected flag(s) OV, Z, AC, C, SC **LADDM A,[m]** Add ACC to Data Memory Description The contents of the specified Data Memory and the Accumulator are added. The result is stored in the specified Data Memory. $\label{eq:continuous} \begin{aligned} & \text{Operation} & & [m] \leftarrow ACC + [m] \\ & \text{Affected flag(s)} & & \text{OV, Z, AC, C, SC} \end{aligned}$ **LAND A,[m]** Logical AND Data Memory to ACC Description Data in the Accumulator and the specified Data Memory perform a bitwise logical AND operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC \text{ "AND" [m]}$ Affected flag(s) Z LANDM A,[m] Logical AND ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical AND operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC \text{ "AND" } [m]$ LCLR [m] Clear Data Memory Description Each bit of the specified Data Memory is cleared to 0. Operation $[m] \leftarrow 00H$ Affected flag(s) None LCLR [m].i Clear bit of Data Memory Description Bit i of the specified Data Memory is cleared to 0. $\begin{aligned} & \text{Operation} & & [m].i \leftarrow 0 \\ & \text{Affected flag(s)} & & \text{None} \end{aligned}$ LCPL [m] Complement Data Memory Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which previously contained a 1 are changed to 0 and vice versa. Operation $[m] \leftarrow [m]$ Affected flag(s) Z **LCPLA [m]** Complement Data Memory with result in ACC Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which previously contained a 1 are changed to 0 and vice versa. The complemented result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m]$ Affected flag(s) Z **LDAA [m]** Decimal-Adjust ACC for addition with result in Data Memory Description Convert the contents of the Accumulator value to a BCD (Binary Coded Decimal) value resulting from the previous addition of two BCD variables. If the low nibble is greater than 9 or if AC flag is set, then a value of 6 will be added to the low nibble. Otherwise the low nibble remains unchanged. If the high nibble is greater than 9 or if the C flag is set, then a value of 6 will be added to the high nibble. Essentially, the decimal conversion is performed by adding 00H, 06H, 60H or 66H depending on the Accumulator and flag conditions. Only the C flag may be affected by this instruction which indicates that if the original BCD sum is greater than 100, it allows multiple precision decimal addition. Operation $[m] \leftarrow ACC + 00H$ or $[m] \leftarrow ACC + 06H \text{ or}$ $[m] \leftarrow ACC + 60H \text{ or}$ $[m] \leftarrow ACC + 66H$ Affected flag(s) C **LDEC [m]** Decrement Data Memory Description Data in the specified Data Memory is decremented by 1. Operation $[m] \leftarrow [m] - 1$ **LDECA [m]** Decrement Data Memory with result in ACC Description Data in the specified Data Memory is decremented by 1. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m] - 1$ Affected flag(s) Z LINC [m] Increment Data Memory Description Data in the specified Data Memory is incremented by 1. Operation $[m] \leftarrow [m] + 1$ Affected flag(s) Z **LINCA [m]** Increment Data Memory with result in ACC Description Data in the specified Data Memory is incremented by 1. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m] + 1$ Affected flag(s) Z **LMOV A,[m]** Move Data Memory to ACC Description The contents of the specified Data Memory are copied to the Accumulator. Operation $ACC \leftarrow [m]$ Affected flag(s) None **LMOV** [m],A Move ACC to Data Memory Description The contents of the Accumulator are copied to the specified Data Memory. Operation $[m] \leftarrow ACC$ Affected flag(s) None **LOR A,[m]** Logical OR Data Memory to ACC Description Data in the Accumulator and the specified Data Memory perform a bitwise logical OR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC \text{ "OR" [m]}$ Affected flag(s) Z **LORM A,[m]** Logical OR ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical OR operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC "OR" [m]$ LRL [m] Rotate Data Memory left Description The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0. Operation $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$ $[m].0 \leftarrow [m].7$ Affected flag(s) None **LRLA [m]** Rotate Data Memory left with result in ACC Description The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.(i+1) $\leftarrow$ [m].i; (i=0 $\sim$ 6) $ACC.0 \leftarrow [m].7$ Affected flag(s) None LRLC [m] Rotate Data Memory left through Carry Description The contents of the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces the Carry bit and the original carry flag is rotated into bit 0. Operation $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$ $[m].0 \leftarrow C$ $C \leftarrow [m].7$ Affected flag(s) C **LRLCA [m]** Rotate Data Memory left through Carry with result in ACC Description Data in the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces the Carry bit and the original carry flag is rotated into the bit 0. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.(i+1) $\leftarrow$ [m].i; (i=0 $\sim$ 6) $ACC.0 \leftarrow C$ $C \leftarrow [m].7$ Affected flag(s) C **LRR [m]** Rotate Data Memory right Description The contents of the specified Data Memory are rotated right by 1 bit with bit 0 rotated into bit 7. Operation $[m].i \leftarrow [m].(i+1); (i=0\sim6)$ $[m].7 \leftarrow [m].0$ Affected flag(s) None Rev. 1.50 264 August 15, 2024 **LRRA [m]** Rotate Data Memory right with result in ACC Description Data in the specified Data Memory is rotated right by 1 bit with bit 0 rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $ACC.7 \leftarrow [m].0$ Affected flag(s) None **LRRC [m]** Rotate Data Memory right through Carry Description The contents of the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 replaces the Carry bit and the original carry flag is rotated into bit 7. Operation [m].i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $[m].7 \leftarrow C$ $C \leftarrow [m].0$ Affected flag(s) C LRRCA [m] Rotate Data Memory right through Carry with result in ACC Description Data in the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 replaces the Carry bit and the original carry flag is rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $ACC.7 \leftarrow C$ $C \leftarrow [m].0$ Affected flag(s) C LSBC A,[m] Subtract Data Memory from ACC with Carry Description The contents of the specified Data Memory and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - [m] - C$ Affected flag(s) OV, Z, AC, C, SC, CZ **LSBCM A,[m]** Subtract Data Memory from ACC with Carry and result in Data Memory Description The contents of the specified Data Memory and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $[m] \leftarrow ACC - [m] - C$ Affected flag(s) OV, Z, AC, C, SC, CZ **LSDZ [m]** Skip if decrement Data Memory is 0 Description The contents of the specified Data Memory are first decremented by 1. If the result is 0 the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $[m] \leftarrow [m] - 1$ Skip if [m]=0 Affected flag(s) None **LSDZA [m]** Skip if decrement Data Memory is zero with result in ACC Description The contents of the specified Data Memory are first decremented by 1. If the result is 0, the following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is not 0, the program proceeds with the following instruction. Operation $ACC \leftarrow [m] - 1$ Skip if ACC=0 Affected flag(s) None **LSET [m]** Set Data Memory Description Each bit of the specified Data Memory is set to 1. Operation $[m] \leftarrow FFH$ Affected flag(s) None LSET [m].i Set bit of Data Memory Description Bit i of the specified Data Memory is set to 1. Operation [m].i $\leftarrow$ 1 Affected flag(s) None **LSIZ [m]** Skip if increment Data Memory is 0 Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $[m] \leftarrow [m] + 1$ Skip if [m]=0 Affected flag(s) None **LSIZA [m]** Skip if increment Data Memory is zero with result in ACC Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $ACC \leftarrow [m] + 1$ Skip if ACC=0 Affected flag(s) None **LSNZ** [m].i Skip if bit i of Data Memory is not 0 Description If bit i of the specified Data Memory is not 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is 0 the program proceeds with the following instruction. Operation Skip if [m]. $i \neq 0$ Affected flag(s) None **LSNZ [m]** Skip if Data Memory is not 0 Description The contents of the specified Data Memory are read out and then written to the specified Data Memory again. If the content of the specified Data Memory is not 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is 0 the program proceeds with the following instruction. Operation Skip if $[m] \neq 0$ Affected flag(s) None **LSUB A,[m]** Subtract Data Memory from ACC Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - [m]$ Affected flag(s) OV, Z, AC, C, SC, CZ **LSUBM A,[m]** Subtract Data Memory from ACC with result in Data Memory Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $[m] \leftarrow ACC - [m]$ Affected flag(s) OV, Z, AC, C, SC, CZ **LSWAP [m]** Swap nibbles of Data Memory Description The low-order and high-order nibbles of the specified Data Memory are interchanged. Operation $[m].3\sim[m].0 \leftrightarrow [m].7\sim[m].4$ Affected flag(s) None **LSWAPA [m]** Swap nibbles of Data Memory with result in ACC Description The low-order and high-order nibbles of the specified Data Memory are interchanged. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC.3\sim ACC.0 \leftarrow [m].7\sim [m].4$ $ACC.7 \sim ACC.4 \leftarrow [m].3 \sim [m].0$ Affected flag(s) None **LSZ [m]** Skip if Data Memory is 0 Description The contents of the specified Data Memory are read out and then written to the specified Data Memory again. If the contents of the specified Data Memory is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation Skip if [m]=0 Affected flag(s) None **LSZA [m]** Skip if Data Memory is 0 with data movement to ACC Description The contents of the specified Data Memory are copied to the Accumulator. If the value is zero, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $ACC \leftarrow [m]$ Skip if [m]=0 Affected flag(s) None **LSZ [m].i** Skip if bit i of Data Memory is 0 Description If bit i of the specified Data Memory is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is not 0, the program proceeds with the following instruction. Operation Skip if [m].i=0 Affected flag(s) None **LTABRD [m]** Read table (specific page) to TBLH and Data Memory Description The low byte of the program code (specific page) addressed by the table pointer (TBHP and TBLP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow program \ code \ (low \ byte)$ TBLH ← program code (high byte) Affected flag(s) None Rev. 1.50 268 August 15, 2024 **LTABRDL [m]** Read table (last page) to TBLH and Data Memory Description The low byte of the program code (last page) addressed by the table pointer (TBLP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow program code (low byte)$ TBLH ← program code (high byte) Affected flag(s) None **LITABRD [m]** Increment table pointer low byte first and read table (specific page) to TBLH and Data Memory Description Increment table pointer low byte, TBLP, first and then the program code (specific page) addressed by the table pointer (TBHP and TBLP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow program code (low byte)$ TBLH ← program code (high byte) Affected flag(s) None **LITABRDL [m]** Increment table pointer low byte first and read table (last page) to TBLH and Data Memory Description Increment table pointer low byte, TBLP, first and then the low byte of the program code (last page) addressed by the table pointer (TBLP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow \text{program code (low byte)}$ TBLH ← program code (high byte) Affected flag(s) None **LXOR A,[m]** Logical XOR Data Memory to ACC Description Data in the Accumulator and the specified Data Memory perform a bitwise logical XOR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC \text{"XOR" [m]}$ Affected flag(s) Z **LXORM A,[m]** Logical XOR ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical XOR operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC "XOR" [m]$ ## **Package Information** Note that the package information provided here is for consultation purposes only. As this information may be updated at regular intervals users are reminded to consult the <u>Holtek website</u> for the latest version of the <u>Package/Carton Information</u>. Additional supplementary information with regard to packaging is listed below. Click on the relevant section to be transferred to the relevant website page. - Package Information (include Outline Dimensions, Product Tape and Reel Specifications) - The Operation Instruction of Packing Materials - Carton information Rev. 1.50 270 August 15, 2024 ## 64-pin LQFP (7mm×7mm) Outline Dimensions | Symbol | Dimensions in inch | | | | |--------|--------------------|-------|-------|--| | | Min. | Nom. | Max. | | | A | 0.354 BSC | | | | | В | 0.276 BSC | | | | | С | 0.354 BSC | | | | | D | 0.276 BSC | | | | | E | 0.016 BSC | | | | | F | 0.005 | 0.007 | 0.009 | | | G | 0.053 | 0.055 | 0.057 | | | Н | _ | _ | 0.063 | | | I | 0.002 | _ | 0.006 | | | J | 0.018 | 0.024 | 0.030 | | | K | 0.004 | _ | 0.008 | | | α | 0° | _ | 7° | | | Symbol | Dimensions in mm | | | | |--------|------------------|------|------|--| | | Min. | Nom. | Max. | | | A | 9.00 BSC | | | | | В | 7.00 BSC | | | | | С | 9.00 BSC | | | | | D | 7.00 BSC | | | | | E | 0.40 BSC | | | | | F | 0.13 | 0.18 | 0.23 | | | G | 1.35 | 1.40 | 1.45 | | | Н | _ | _ | 1.60 | | | I | 0.05 | _ | 0.15 | | | J | 0.45 | 0.60 | 0.75 | | | K | 0.09 | _ | 0.20 | | | α | 0° | _ | 7° | | Copyright® 2024 by HOLTEK SEMICONDUCTOR INC. All Rights Reserved. The information provided in this document has been produced with reasonable care and attention before publication, however, HOLTEK does not guarantee that the information is completely accurate. The information contained in this publication is provided for reference only and may be superseded by updates. HOLTEK disclaims any expressed, implied or statutory warranties, including but not limited to suitability for commercialization, satisfactory quality, specifications, characteristics, functions, fitness for a particular purpose, and non-infringement of any thirdparty's rights. HOLTEK disclaims all liability arising from the information and its application. In addition, HOLTEK does not recommend the use of HOLTEK's products where there is a risk of personal hazard due to malfunction or other reasons. HOLTEK hereby declares that it does not authorise the use of these products in life-saving, life-sustaining or safety critical components. Any use of HOLTEK's products in life-saving/sustaining or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold HOLTEK harmless from any damages, claims, suits, or expenses resulting from such use. The information provided in this document, including but not limited to the content, data, examples, materials, graphs, and trademarks, is the intellectual property of HOLTEK (and its licensors, where applicable) and is protected by copyright law and other intellectual property laws. No license, express or implied, to any intellectual property right, is granted by HOLTEK herein. HOLTEK reserves the right to revise the information described in the document at any time without prior notice. For the latest information, please contact us. Rev. 1.50 272 August 15, 2024